|
| 1 | +/* mbed Microcontroller Library |
| 2 | + * Copyright (c) 2006-2013 ARM Limited |
| 3 | + * |
| 4 | + * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | + * you may not use this file except in compliance with the License. |
| 6 | + * You may obtain a copy of the License at |
| 7 | + * |
| 8 | + * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | + * |
| 10 | + * Unless required by applicable law or agreed to in writing, software |
| 11 | + * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | + * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | + * See the License for the specific language governing permissions and |
| 14 | + * limitations under the License. |
| 15 | + */ |
| 16 | +#include "sleep_api.h" |
| 17 | +#include "cmsis.h" |
| 18 | + |
| 19 | +//Normal wait mode |
| 20 | +void sleep(void) |
| 21 | +{ |
| 22 | + SMC->PMPROT = SMC_PMPROT_AVLLS_MASK | SMC_PMPROT_ALLS_MASK | SMC_PMPROT_AVLP_MASK; |
| 23 | + |
| 24 | + //Normal sleep mode for ARM core: |
| 25 | + SCB->SCR = 0; |
| 26 | + __WFI(); |
| 27 | +} |
| 28 | + |
| 29 | +//Very low-power stop mode |
| 30 | +void deepsleep(void) |
| 31 | +{ |
| 32 | + //Check if PLL/FLL is enabled: |
| 33 | + uint32_t PLL_FLL_en = (MCG->C1 & MCG_C1_CLKS_MASK) == MCG_C1_CLKS(0); |
| 34 | + |
| 35 | + SMC->PMPROT = SMC_PMPROT_AVLLS_MASK | SMC_PMPROT_ALLS_MASK | SMC_PMPROT_AVLP_MASK; |
| 36 | + SMC->PMCTRL = SMC_PMCTRL_STOPM(2); |
| 37 | + |
| 38 | + //Deep sleep for ARM core: |
| 39 | + SCB->SCR = 1<<SCB_SCR_SLEEPDEEP_Pos; |
| 40 | + |
| 41 | + __WFI(); |
| 42 | + |
| 43 | + //Switch back to PLL as clock source if needed |
| 44 | + //The interrupt that woke up the device will run at reduced speed |
| 45 | + if (PLL_FLL_en) { |
| 46 | + if (MCG->C6 & (1<<MCG_C6_PLLS_SHIFT) != 0) /* If PLL */ |
| 47 | + while((MCG->S & MCG_S_LOCK0_MASK) == 0x00U); /* Wait until locked */ |
| 48 | + MCG->C1 &= ~MCG_C1_CLKS_MASK; |
| 49 | + } |
| 50 | + |
| 51 | +} |
0 commit comments