@@ -125,19 +125,19 @@ enum smsc9220_mac_reg_offsets_t{
125
125
*
126
126
*/
127
127
enum phy_reg_offsets_t {
128
- SMSC9220_PHY_REG_OFFSET_BCTRL = 0x0U ,
129
- SMSC9220_PHY_REG_OFFSET_BSTATUS = 0x1U ,
130
- SMSC9220_PHY_REG_OFFSET_ID1 = 0x2U ,
131
- SMSC9220_PHY_REG_OFFSET_ID2 = 0x3U ,
132
- SMSC9220_PHY_REG_OFFSET_ANEG_ADV = 0x4U ,
133
- SMSC9220_PHY_REG_OFFSET_ANEG_LPA = 0x5U ,
134
- SMSC9220_PHY_REG_OFFSET_ANEG_EXP = 0x6U ,
135
- SMSC9220_PHY_REG_OFFSET_MCONTROL = 0x17U ,
136
- SMSC9220_PHY_REG_OFFSET_MSTATUS = 0x18U ,
137
- SMSC9220_PHY_REG_OFFSET_CSINDICATE = 0x27U ,
138
- SMSC9220_PHY_REG_OFFSET_INTSRC = 0x29U ,
139
- SMSC9220_PHY_REG_OFFSET_INTMASK = 0x30U ,
140
- SMSC9220_PHY_REG_OFFSET_CS = 0x31U
128
+ SMSC9220_PHY_REG_OFFSET_BCTRL = 0U ,
129
+ SMSC9220_PHY_REG_OFFSET_BSTATUS = 1U ,
130
+ SMSC9220_PHY_REG_OFFSET_ID1 = 2U ,
131
+ SMSC9220_PHY_REG_OFFSET_ID2 = 3U ,
132
+ SMSC9220_PHY_REG_OFFSET_ANEG_ADV = 4U ,
133
+ SMSC9220_PHY_REG_OFFSET_ANEG_LPA = 5U ,
134
+ SMSC9220_PHY_REG_OFFSET_ANEG_EXP = 6U ,
135
+ SMSC9220_PHY_REG_OFFSET_MCONTROL = 17U ,
136
+ SMSC9220_PHY_REG_OFFSET_MSTATUS = 18U ,
137
+ SMSC9220_PHY_REG_OFFSET_CSINDICATE = 27U ,
138
+ SMSC9220_PHY_REG_OFFSET_INTSRC = 29U ,
139
+ SMSC9220_PHY_REG_OFFSET_INTMASK = 30U ,
140
+ SMSC9220_PHY_REG_OFFSET_CS = 31U
141
141
};
142
142
143
143
/* Bit definitions for PHY Basic Status Register */
0 commit comments