@@ -399,3 +399,43 @@ MBED_WEAK const PinMap PinMap_CAN_TD[] = {
399
399
{PG_12 , CAN_2 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_NOPULL , GPIO_AF9_CAN2 )}, // Connected to WIFI_DRDY
400
400
{NC , NC , 0 }
401
401
};
402
+
403
+ MBED_WEAK const PinMap PinMap_QSPI_DATA [] = {
404
+ {PA_1 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO3
405
+ {PA_6 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO0
406
+ {PA_7 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO1
407
+ {PC_4 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO2
408
+ {PC_5 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO3
409
+ {PC_8 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_IO2
410
+ {PC_9 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_IO0
411
+ {PC_10 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_IO1
412
+ {PD_11 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO0
413
+ {PD_12 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO1
414
+ {PD_13 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO3, N25Q128A13EF840F
415
+ {PE_2 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO2, N25Q128A13EF840F
416
+ {PE_7 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO0
417
+ {PE_8 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO1
418
+ {PE_9 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO2
419
+ {PE_10 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_IO3
420
+ {PF_6 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO3
421
+ {PF_7 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK1_IO2
422
+ {PF_8 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_IO0, N25Q128A13EF840F
423
+ {PF_9 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_IO1, N25Q128A13EF840F
424
+ {PG_9 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK2_IO2
425
+ {PG_14 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // QUADSPI_BK2_IO3
426
+ {NC , NC , 0 }
427
+ };
428
+
429
+ MBED_WEAK const PinMap PinMap_QSPI_SCLK [] = {
430
+ {PB_1 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )},
431
+ {PB_2 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )}, // N25Q128A13EF840F
432
+ {PD_3 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF9_QSPI )},
433
+ {NC , NC , 0 }
434
+ };
435
+
436
+ MBED_WEAK const PinMap PinMap_QSPI_SSEL [] = {
437
+ {PB_6 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_NCS
438
+ {PC_11 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK2_NCS
439
+ {PG_6 , QSPI_1 , STM_PIN_DATA (STM_MODE_AF_PP , GPIO_PULLUP , GPIO_AF10_QSPI )}, // QUADSPI_BK1_NCS, N25Q128A13EF840F
440
+ {NC , NC , 0 }
441
+ };
0 commit comments