Skip to content

Commit 92f1bd9

Browse files
committed
regen two llvm lit tests
1 parent 7705aeb commit 92f1bd9

File tree

2 files changed

+0
-6
lines changed

2 files changed

+0
-6
lines changed

llvm/test/CodeGen/AMDGPU/frame-setup-without-sgpr-to-vgpr-spills.ll

Lines changed: 0 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -31,7 +31,6 @@ define void @callee_with_stack_and_call() #0 {
3131
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: s_swappc_b64 s[30:31], s[4:5]
3232
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s30, v40, 0
3333
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s31, v40, 1
34-
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: s_mov_b32 s32, s33
3534
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s4, v40, 2
3635
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: s_or_saveexec_b64 s[6:7], -1
3736
; NO-CFI-SAVES-SPILL-TO-VGPR-NEXT: buffer_load_dword v40, off, s[0:3], s33 offset:4 ; 4-byte Folded Reload
@@ -64,7 +63,6 @@ define void @callee_with_stack_and_call() #0 {
6463
; CFI-SAVES-SPILL-TO-VGPR-NEXT: s_swappc_b64 s[30:31], s[4:5]
6564
; CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s30, v40, 0
6665
; CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s31, v40, 1
67-
; CFI-SAVES-SPILL-TO-VGPR-NEXT: s_mov_b32 s32, s33
6866
; CFI-SAVES-SPILL-TO-VGPR-NEXT: v_readlane_b32 s4, v40, 4
6967
; CFI-SAVES-SPILL-TO-VGPR-NEXT: s_or_saveexec_b64 s[6:7], -1
7068
; CFI-SAVES-SPILL-TO-VGPR-NEXT: buffer_load_dword v40, off, s[0:3], s33 offset:4 ; 4-byte Folded Reload
@@ -109,7 +107,6 @@ define void @callee_with_stack_and_call() #0 {
109107
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_waitcnt vmcnt(0)
110108
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_mov_b64 exec, s[4:5]
111109
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: buffer_load_dword v0, off, s[0:3], s33 offset:12 ; 4-byte Folded Reload
112-
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_mov_b32 s32, s33
113110
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_addk_i32 s32, 0xf800
114111
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_waitcnt vmcnt(0)
115112
; NO-CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: v_readfirstlane_b32 s4, v0
@@ -155,7 +152,6 @@ define void @callee_with_stack_and_call() #0 {
155152
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_waitcnt vmcnt(0)
156153
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_mov_b64 exec, s[4:5]
157154
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: buffer_load_dword v0, off, s[0:3], s33 offset:20 ; 4-byte Folded Reload
158-
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_mov_b32 s32, s33
159155
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_addk_i32 s32, 0xf800
160156
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: s_waitcnt vmcnt(0)
161157
; CFI-SAVES-NO-SPILL-TO-VGPR-NEXT: v_readfirstlane_b32 s4, v0

llvm/test/CodeGen/AMDGPU/need-fp-from-csr-vgpr-spill.ll

Lines changed: 0 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -10,7 +10,6 @@ define hidden fastcc void @callee_has_fp() #1 {
1010
; CHECK-NEXT: s_mov_b32 s33, s32
1111
; CHECK-NEXT: s_addk_i32 s32, 0x200
1212
; CHECK-NEXT: v_mov_b32_e32 v0, 1
13-
; CHECK-NEXT: s_mov_b32 s32, s33
1413
; CHECK-NEXT: buffer_store_dword v0, off, s[0:3], s33
1514
; CHECK-NEXT: s_waitcnt vmcnt(0)
1615
; CHECK-NEXT: s_addk_i32 s32, 0xfe00
@@ -47,7 +46,6 @@ define internal fastcc void @csr_vgpr_spill_fp_callee() #0 {
4746
; CHECK-NEXT: buffer_load_dword v40, off, s[0:3], s33 ; 4-byte Folded Reload
4847
; CHECK-NEXT: v_readlane_b32 s30, v1, 0
4948
; CHECK-NEXT: v_readlane_b32 s31, v1, 1
50-
; CHECK-NEXT: s_mov_b32 s32, s33
5149
; CHECK-NEXT: s_xor_saveexec_b64 s[4:5], -1
5250
; CHECK-NEXT: buffer_load_dword v1, off, s[0:3], s33 offset:4 ; 4-byte Folded Reload
5351
; CHECK-NEXT: s_mov_b64 exec, s[4:5]

0 commit comments

Comments
 (0)