Skip to content

Commit b1f368b

Browse files
committed
Merge tag 'armsoc-for-rc4' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
Pull ARM SoC fixes from Olof Johansson: "Another quiet week: - a fix to silence edma probe error on non-supported platforms from Arnd - a fix to enable the PL clock for Parallella, to make mainline usable with the SDK. - a somewhat verbose fix for the PLL clock tree on VF610 - enabling of SD/MMC on one of the VF610-based boards (for testing) - a fix for i.MX where CONFIG_SPI used to be implicitly enabled and now needs to be added to the defconfig instead - another maintainer added for bcm2835: Lee Jones" * tag 'armsoc-for-rc4' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: ARM: dts: zynq: Enable PL clocks for Parallella dma: edma: move device registration to platform code ARM: dts: vf610: add SD node to cosmic dts MAINTAINERS: update bcm2835 entry ARM: imx: Fix the removal of CONFIG_SPI option ARM: imx: clk-vf610: define PLL's clock tree
2 parents a315780 + 92c9e0c commit b1f368b

File tree

9 files changed

+160
-90
lines changed

9 files changed

+160
-90
lines changed

MAINTAINERS

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -2072,8 +2072,9 @@ F: drivers/clocksource/bcm_kona_timer.c
20722072

20732073
BROADCOM BCM2835 ARM ARCHITECTURE
20742074
M: Stephen Warren <[email protected]>
2075+
M: Lee Jones <[email protected]>
20752076
L: [email protected] (moderated for non-subscribers)
2076-
T: git git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-rpi.git
2077+
T: git git://git.kernel.org/pub/scm/linux/kernel/git/rpi/linux-rpi.git
20772078
S: Maintained
20782079
N: bcm2835
20792080

arch/arm/boot/dts/vf610-cosmic.dts

Lines changed: 19 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -33,6 +33,13 @@
3333

3434
};
3535

36+
&esdhc1 {
37+
pinctrl-names = "default";
38+
pinctrl-0 = <&pinctrl_esdhc1>;
39+
bus-width = <4>;
40+
status = "okay";
41+
};
42+
3643
&fec1 {
3744
phy-mode = "rmii";
3845
pinctrl-names = "default";
@@ -42,6 +49,18 @@
4249

4350
&iomuxc {
4451
vf610-cosmic {
52+
pinctrl_esdhc1: esdhc1grp {
53+
fsl,pins = <
54+
VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
55+
VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
56+
VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
57+
VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
58+
VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
59+
VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
60+
VF610_PAD_PTB28__GPIO_98 0x219d
61+
>;
62+
};
63+
4564
pinctrl_fec1: fec1grp {
4665
fsl,pins = <
4766
VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2

arch/arm/boot/dts/zynq-parallella.dts

Lines changed: 4 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -34,6 +34,10 @@
3434
};
3535
};
3636

37+
&clkc {
38+
fclk-enable = <0xf>;
39+
};
40+
3741
&gem0 {
3842
status = "okay";
3943
phy-mode = "rgmii-id";

arch/arm/common/edma.c

Lines changed: 9 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -26,6 +26,7 @@
2626
#include <linux/io.h>
2727
#include <linux/slab.h>
2828
#include <linux/edma.h>
29+
#include <linux/dma-mapping.h>
2930
#include <linux/of_address.h>
3031
#include <linux/of_device.h>
3132
#include <linux/of_dma.h>
@@ -1623,6 +1624,11 @@ static int edma_probe(struct platform_device *pdev)
16231624
struct device_node *node = pdev->dev.of_node;
16241625
struct device *dev = &pdev->dev;
16251626
int ret;
1627+
struct platform_device_info edma_dev_info = {
1628+
.name = "edma-dma-engine",
1629+
.dma_mask = DMA_BIT_MASK(32),
1630+
.parent = &pdev->dev,
1631+
};
16261632

16271633
if (node) {
16281634
/* Check if this is a second instance registered */
@@ -1793,6 +1799,9 @@ static int edma_probe(struct platform_device *pdev)
17931799
edma_write_array(j, EDMA_QRAE, i, 0x0);
17941800
}
17951801
arch_num_cc++;
1802+
1803+
edma_dev_info.id = j;
1804+
platform_device_register_full(&edma_dev_info);
17961805
}
17971806

17981807
return 0;

arch/arm/configs/imx_v4_v5_defconfig

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -97,6 +97,7 @@ CONFIG_SERIAL_IMX_CONSOLE=y
9797
# CONFIG_HW_RANDOM is not set
9898
CONFIG_I2C_CHARDEV=y
9999
CONFIG_I2C_IMX=y
100+
CONFIG_SPI=y
100101
CONFIG_SPI_IMX=y
101102
CONFIG_SPI_SPIDEV=y
102103
CONFIG_GPIO_SYSFS=y

arch/arm/configs/imx_v6_v7_defconfig

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -158,6 +158,7 @@ CONFIG_I2C_CHARDEV=y
158158
CONFIG_I2C_ALGOPCF=m
159159
CONFIG_I2C_ALGOPCA=m
160160
CONFIG_I2C_IMX=y
161+
CONFIG_SPI=y
161162
CONFIG_SPI_IMX=y
162163
CONFIG_GPIO_SYSFS=y
163164
CONFIG_GPIO_MC9S08DZ60=y

arch/arm/mach-imx/clk-vf610.c

Lines changed: 92 additions & 42 deletions
Original file line numberDiff line numberDiff line change
@@ -58,34 +58,49 @@
5858
#define PFD_PLL1_BASE (anatop_base + 0x2b0)
5959
#define PFD_PLL2_BASE (anatop_base + 0x100)
6060
#define PFD_PLL3_BASE (anatop_base + 0xf0)
61+
#define PLL1_CTRL (anatop_base + 0x270)
62+
#define PLL2_CTRL (anatop_base + 0x30)
6163
#define PLL3_CTRL (anatop_base + 0x10)
64+
#define PLL4_CTRL (anatop_base + 0x70)
65+
#define PLL5_CTRL (anatop_base + 0xe0)
66+
#define PLL6_CTRL (anatop_base + 0xa0)
6267
#define PLL7_CTRL (anatop_base + 0x20)
68+
#define ANA_MISC1 (anatop_base + 0x160)
6369

6470
static void __iomem *anatop_base;
6571
static void __iomem *ccm_base;
6672

6773
/* sources for multiplexer clocks, this is used multiple times */
6874
static const char *fast_sels[] = { "firc", "fxosc", };
6975
static const char *slow_sels[] = { "sirc_32k", "sxosc", };
70-
static const char *pll1_sels[] = { "pll1_main", "pll1_pfd1", "pll1_pfd2", "pll1_pfd3", "pll1_pfd4", };
71-
static const char *pll2_sels[] = { "pll2_main", "pll2_pfd1", "pll2_pfd2", "pll2_pfd3", "pll2_pfd4", };
72-
static const char *sys_sels[] = { "fast_clk_sel", "slow_clk_sel", "pll2_pfd_sel", "pll2_main", "pll1_pfd_sel", "pll3_main", };
76+
static const char *pll1_sels[] = { "pll1_sys", "pll1_pfd1", "pll1_pfd2", "pll1_pfd3", "pll1_pfd4", };
77+
static const char *pll2_sels[] = { "pll2_bus", "pll2_pfd1", "pll2_pfd2", "pll2_pfd3", "pll2_pfd4", };
78+
static const char *pll_bypass_src_sels[] = { "fast_clk_sel", "lvds1_in", };
79+
static const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
80+
static const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
81+
static const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
82+
static const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
83+
static const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
84+
static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
85+
static const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
86+
static const char *sys_sels[] = { "fast_clk_sel", "slow_clk_sel", "pll2_pfd_sel", "pll2_bus", "pll1_pfd_sel", "pll3_usb_otg", };
7387
static const char *ddr_sels[] = { "pll2_pfd2", "sys_sel", };
7488
static const char *rmii_sels[] = { "enet_ext", "audio_ext", "enet_50m", "enet_25m", };
7589
static const char *enet_ts_sels[] = { "enet_ext", "fxosc", "audio_ext", "usb", "enet_ts", "enet_25m", "enet_50m", };
76-
static const char *esai_sels[] = { "audio_ext", "mlb", "spdif_rx", "pll4_main_div", };
77-
static const char *sai_sels[] = { "audio_ext", "mlb", "spdif_rx", "pll4_main_div", };
90+
static const char *esai_sels[] = { "audio_ext", "mlb", "spdif_rx", "pll4_audio_div", };
91+
static const char *sai_sels[] = { "audio_ext", "mlb", "spdif_rx", "pll4_audio_div", };
7892
static const char *nfc_sels[] = { "platform_bus", "pll1_pfd1", "pll3_pfd1", "pll3_pfd3", };
79-
static const char *qspi_sels[] = { "pll3_main", "pll3_pfd4", "pll2_pfd4", "pll1_pfd4", };
80-
static const char *esdhc_sels[] = { "pll3_main", "pll3_pfd3", "pll1_pfd3", "platform_bus", };
81-
static const char *dcu_sels[] = { "pll1_pfd2", "pll3_main", };
93+
static const char *qspi_sels[] = { "pll3_usb_otg", "pll3_pfd4", "pll2_pfd4", "pll1_pfd4", };
94+
static const char *esdhc_sels[] = { "pll3_usb_otg", "pll3_pfd3", "pll1_pfd3", "platform_bus", };
95+
static const char *dcu_sels[] = { "pll1_pfd2", "pll3_usb_otg", };
8296
static const char *gpu_sels[] = { "pll2_pfd2", "pll3_pfd2", };
83-
static const char *vadc_sels[] = { "pll6_main_div", "pll3_main_div", "pll3_main", };
97+
static const char *vadc_sels[] = { "pll6_video_div", "pll3_usb_otg_div", "pll3_usb_otg", };
8498
/* FTM counter clock source, not module clock */
8599
static const char *ftm_ext_sels[] = {"sirc_128k", "sxosc", "fxosc_half", "audio_ext", };
86100
static const char *ftm_fix_sels[] = { "sxosc", "ipg_bus", };
87101

88-
static struct clk_div_table pll4_main_div_table[] = {
102+
103+
static struct clk_div_table pll4_audio_div_table[] = {
89104
{ .val = 0, .div = 1 },
90105
{ .val = 1, .div = 2 },
91106
{ .val = 2, .div = 6 },
@@ -120,6 +135,9 @@ static void __init vf610_clocks_init(struct device_node *ccm_node)
120135
clk[VF610_CLK_AUDIO_EXT] = imx_obtain_fixed_clock("audio_ext", 0);
121136
clk[VF610_CLK_ENET_EXT] = imx_obtain_fixed_clock("enet_ext", 0);
122137

138+
/* Clock source from external clock via LVDs PAD */
139+
clk[VF610_CLK_ANACLK1] = imx_obtain_fixed_clock("anaclk1", 0);
140+
123141
clk[VF610_CLK_FXOSC_HALF] = imx_clk_fixed_factor("fxosc_half", "fxosc", 1, 2);
124142

125143
np = of_find_compatible_node(NULL, NULL, "fsl,vf610-anatop");
@@ -133,31 +151,63 @@ static void __init vf610_clocks_init(struct device_node *ccm_node)
133151
clk[VF610_CLK_SLOW_CLK_SEL] = imx_clk_mux("slow_clk_sel", CCM_CCSR, 4, 1, slow_sels, ARRAY_SIZE(slow_sels));
134152
clk[VF610_CLK_FASK_CLK_SEL] = imx_clk_mux("fast_clk_sel", CCM_CCSR, 5, 1, fast_sels, ARRAY_SIZE(fast_sels));
135153

136-
clk[VF610_CLK_PLL1_MAIN] = imx_clk_fixed_factor("pll1_main", "fast_clk_sel", 22, 1);
137-
clk[VF610_CLK_PLL1_PFD1] = imx_clk_pfd("pll1_pfd1", "pll1_main", PFD_PLL1_BASE, 0);
138-
clk[VF610_CLK_PLL1_PFD2] = imx_clk_pfd("pll1_pfd2", "pll1_main", PFD_PLL1_BASE, 1);
139-
clk[VF610_CLK_PLL1_PFD3] = imx_clk_pfd("pll1_pfd3", "pll1_main", PFD_PLL1_BASE, 2);
140-
clk[VF610_CLK_PLL1_PFD4] = imx_clk_pfd("pll1_pfd4", "pll1_main", PFD_PLL1_BASE, 3);
141-
142-
clk[VF610_CLK_PLL2_MAIN] = imx_clk_fixed_factor("pll2_main", "fast_clk_sel", 22, 1);
143-
clk[VF610_CLK_PLL2_PFD1] = imx_clk_pfd("pll2_pfd1", "pll2_main", PFD_PLL2_BASE, 0);
144-
clk[VF610_CLK_PLL2_PFD2] = imx_clk_pfd("pll2_pfd2", "pll2_main", PFD_PLL2_BASE, 1);
145-
clk[VF610_CLK_PLL2_PFD3] = imx_clk_pfd("pll2_pfd3", "pll2_main", PFD_PLL2_BASE, 2);
146-
clk[VF610_CLK_PLL2_PFD4] = imx_clk_pfd("pll2_pfd4", "pll2_main", PFD_PLL2_BASE, 3);
147-
148-
clk[VF610_CLK_PLL3_MAIN] = imx_clk_fixed_factor("pll3_main", "fast_clk_sel", 20, 1);
149-
clk[VF610_CLK_PLL3_PFD1] = imx_clk_pfd("pll3_pfd1", "pll3_main", PFD_PLL3_BASE, 0);
150-
clk[VF610_CLK_PLL3_PFD2] = imx_clk_pfd("pll3_pfd2", "pll3_main", PFD_PLL3_BASE, 1);
151-
clk[VF610_CLK_PLL3_PFD3] = imx_clk_pfd("pll3_pfd3", "pll3_main", PFD_PLL3_BASE, 2);
152-
clk[VF610_CLK_PLL3_PFD4] = imx_clk_pfd("pll3_pfd4", "pll3_main", PFD_PLL3_BASE, 3);
153-
154-
clk[VF610_CLK_PLL4_MAIN] = imx_clk_fixed_factor("pll4_main", "fast_clk_sel", 25, 1);
155-
/* Enet pll: fixed 50Mhz */
156-
clk[VF610_CLK_PLL5_MAIN] = imx_clk_fixed_factor("pll5_main", "fast_clk_sel", 125, 6);
157-
/* pll6: default 960Mhz */
158-
clk[VF610_CLK_PLL6_MAIN] = imx_clk_fixed_factor("pll6_main", "fast_clk_sel", 40, 1);
159-
/* pll7: USB1 PLL at 480MHz */
160-
clk[VF610_CLK_PLL7_MAIN] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7_main", "fast_clk_sel", PLL7_CTRL, 0x2);
154+
clk[VF610_CLK_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", PLL1_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
155+
clk[VF610_CLK_PLL2_BYPASS_SRC] = imx_clk_mux("pll2_bypass_src", PLL2_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
156+
clk[VF610_CLK_PLL3_BYPASS_SRC] = imx_clk_mux("pll3_bypass_src", PLL3_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
157+
clk[VF610_CLK_PLL4_BYPASS_SRC] = imx_clk_mux("pll4_bypass_src", PLL4_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
158+
clk[VF610_CLK_PLL5_BYPASS_SRC] = imx_clk_mux("pll5_bypass_src", PLL5_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
159+
clk[VF610_CLK_PLL6_BYPASS_SRC] = imx_clk_mux("pll6_bypass_src", PLL6_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
160+
clk[VF610_CLK_PLL7_BYPASS_SRC] = imx_clk_mux("pll7_bypass_src", PLL7_CTRL, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
161+
162+
clk[VF610_CLK_PLL1] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll1", "pll1_bypass_src", PLL1_CTRL, 0x1);
163+
clk[VF610_CLK_PLL2] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2", "pll2_bypass_src", PLL2_CTRL, 0x1);
164+
clk[VF610_CLK_PLL3] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3", "pll3_bypass_src", PLL3_CTRL, 0x1);
165+
clk[VF610_CLK_PLL4] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4", "pll4_bypass_src", PLL4_CTRL, 0x7f);
166+
clk[VF610_CLK_PLL5] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll5", "pll5_bypass_src", PLL5_CTRL, 0x3);
167+
clk[VF610_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_AV, "pll6", "pll6_bypass_src", PLL6_CTRL, 0x7f);
168+
clk[VF610_CLK_PLL7] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7", "pll7_bypass_src", PLL7_CTRL, 0x1);
169+
170+
clk[VF610_PLL1_BYPASS] = imx_clk_mux_flags("pll1_bypass", PLL1_CTRL, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
171+
clk[VF610_PLL2_BYPASS] = imx_clk_mux_flags("pll2_bypass", PLL2_CTRL, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
172+
clk[VF610_PLL3_BYPASS] = imx_clk_mux_flags("pll3_bypass", PLL3_CTRL, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
173+
clk[VF610_PLL4_BYPASS] = imx_clk_mux_flags("pll4_bypass", PLL4_CTRL, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
174+
clk[VF610_PLL5_BYPASS] = imx_clk_mux_flags("pll5_bypass", PLL5_CTRL, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
175+
clk[VF610_PLL6_BYPASS] = imx_clk_mux_flags("pll6_bypass", PLL6_CTRL, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
176+
clk[VF610_PLL7_BYPASS] = imx_clk_mux_flags("pll7_bypass", PLL7_CTRL, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
177+
178+
/* Do not bypass PLLs initially */
179+
clk_set_parent(clk[VF610_PLL1_BYPASS], clk[VF610_CLK_PLL1]);
180+
clk_set_parent(clk[VF610_PLL2_BYPASS], clk[VF610_CLK_PLL2]);
181+
clk_set_parent(clk[VF610_PLL3_BYPASS], clk[VF610_CLK_PLL3]);
182+
clk_set_parent(clk[VF610_PLL4_BYPASS], clk[VF610_CLK_PLL4]);
183+
clk_set_parent(clk[VF610_PLL5_BYPASS], clk[VF610_CLK_PLL5]);
184+
clk_set_parent(clk[VF610_PLL6_BYPASS], clk[VF610_CLK_PLL6]);
185+
clk_set_parent(clk[VF610_PLL7_BYPASS], clk[VF610_CLK_PLL7]);
186+
187+
clk[VF610_CLK_PLL1_SYS] = imx_clk_gate("pll1_sys", "pll1_bypass", PLL1_CTRL, 13);
188+
clk[VF610_CLK_PLL2_BUS] = imx_clk_gate("pll2_bus", "pll2_bypass", PLL2_CTRL, 13);
189+
clk[VF610_CLK_PLL3_USB_OTG] = imx_clk_gate("pll3_usb_otg", "pll3_bypass", PLL3_CTRL, 13);
190+
clk[VF610_CLK_PLL4_AUDIO] = imx_clk_gate("pll4_audio", "pll4_bypass", PLL4_CTRL, 13);
191+
clk[VF610_CLK_PLL5_ENET] = imx_clk_gate("pll5_enet", "pll5_bypass", PLL5_CTRL, 13);
192+
clk[VF610_CLK_PLL6_VIDEO] = imx_clk_gate("pll6_video", "pll6_bypass", PLL6_CTRL, 13);
193+
clk[VF610_CLK_PLL7_USB_HOST] = imx_clk_gate("pll7_usb_host", "pll7_bypass", PLL7_CTRL, 13);
194+
195+
clk[VF610_CLK_LVDS1_IN] = imx_clk_gate_exclusive("lvds1_in", "anaclk1", ANA_MISC1, 12, BIT(10));
196+
197+
clk[VF610_CLK_PLL1_PFD1] = imx_clk_pfd("pll1_pfd1", "pll1_sys", PFD_PLL1_BASE, 0);
198+
clk[VF610_CLK_PLL1_PFD2] = imx_clk_pfd("pll1_pfd2", "pll1_sys", PFD_PLL1_BASE, 1);
199+
clk[VF610_CLK_PLL1_PFD3] = imx_clk_pfd("pll1_pfd3", "pll1_sys", PFD_PLL1_BASE, 2);
200+
clk[VF610_CLK_PLL1_PFD4] = imx_clk_pfd("pll1_pfd4", "pll1_sys", PFD_PLL1_BASE, 3);
201+
202+
clk[VF610_CLK_PLL2_PFD1] = imx_clk_pfd("pll2_pfd1", "pll2_bus", PFD_PLL2_BASE, 0);
203+
clk[VF610_CLK_PLL2_PFD2] = imx_clk_pfd("pll2_pfd2", "pll2_bus", PFD_PLL2_BASE, 1);
204+
clk[VF610_CLK_PLL2_PFD3] = imx_clk_pfd("pll2_pfd3", "pll2_bus", PFD_PLL2_BASE, 2);
205+
clk[VF610_CLK_PLL2_PFD4] = imx_clk_pfd("pll2_pfd4", "pll2_bus", PFD_PLL2_BASE, 3);
206+
207+
clk[VF610_CLK_PLL3_PFD1] = imx_clk_pfd("pll3_pfd1", "pll3_usb_otg", PFD_PLL3_BASE, 0);
208+
clk[VF610_CLK_PLL3_PFD2] = imx_clk_pfd("pll3_pfd2", "pll3_usb_otg", PFD_PLL3_BASE, 1);
209+
clk[VF610_CLK_PLL3_PFD3] = imx_clk_pfd("pll3_pfd3", "pll3_usb_otg", PFD_PLL3_BASE, 2);
210+
clk[VF610_CLK_PLL3_PFD4] = imx_clk_pfd("pll3_pfd4", "pll3_usb_otg", PFD_PLL3_BASE, 3);
161211

162212
clk[VF610_CLK_PLL1_PFD_SEL] = imx_clk_mux("pll1_pfd_sel", CCM_CCSR, 16, 3, pll1_sels, 5);
163213
clk[VF610_CLK_PLL2_PFD_SEL] = imx_clk_mux("pll2_pfd_sel", CCM_CCSR, 19, 3, pll2_sels, 5);
@@ -167,12 +217,12 @@ static void __init vf610_clocks_init(struct device_node *ccm_node)
167217
clk[VF610_CLK_PLATFORM_BUS] = imx_clk_divider("platform_bus", "sys_bus", CCM_CACRR, 3, 3);
168218
clk[VF610_CLK_IPG_BUS] = imx_clk_divider("ipg_bus", "platform_bus", CCM_CACRR, 11, 2);
169219

170-
clk[VF610_CLK_PLL3_MAIN_DIV] = imx_clk_divider("pll3_main_div", "pll3_main", CCM_CACRR, 20, 1);
171-
clk[VF610_CLK_PLL4_MAIN_DIV] = clk_register_divider_table(NULL, "pll4_main_div", "pll4_main", 0, CCM_CACRR, 6, 3, 0, pll4_main_div_table, &imx_ccm_lock);
172-
clk[VF610_CLK_PLL6_MAIN_DIV] = imx_clk_divider("pll6_main_div", "pll6_main", CCM_CACRR, 21, 1);
220+
clk[VF610_CLK_PLL3_MAIN_DIV] = imx_clk_divider("pll3_usb_otg_div", "pll3_usb_otg", CCM_CACRR, 20, 1);
221+
clk[VF610_CLK_PLL4_MAIN_DIV] = clk_register_divider_table(NULL, "pll4_audio_div", "pll4_audio", 0, CCM_CACRR, 6, 3, 0, pll4_audio_div_table, &imx_ccm_lock);
222+
clk[VF610_CLK_PLL6_MAIN_DIV] = imx_clk_divider("pll6_video_div", "pll6_video", CCM_CACRR, 21, 1);
173223

174-
clk[VF610_CLK_USBPHY0] = imx_clk_gate("usbphy0", "pll3_main", PLL3_CTRL, 6);
175-
clk[VF610_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll7_main", PLL7_CTRL, 6);
224+
clk[VF610_CLK_USBPHY0] = imx_clk_gate("usbphy0", "pll3_usb_otg", PLL3_CTRL, 6);
225+
clk[VF610_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll7_usb_host", PLL7_CTRL, 6);
176226

177227
clk[VF610_CLK_USBC0] = imx_clk_gate2("usbc0", "ipg_bus", CCM_CCGR1, CCM_CCGRx_CGn(4));
178228
clk[VF610_CLK_USBC1] = imx_clk_gate2("usbc1", "ipg_bus", CCM_CCGR7, CCM_CCGRx_CGn(4));
@@ -191,8 +241,8 @@ static void __init vf610_clocks_init(struct device_node *ccm_node)
191241
clk[VF610_CLK_QSPI1_X1_DIV] = imx_clk_divider("qspi1_x1", "qspi1_x2", CCM_CSCDR3, 11, 1);
192242
clk[VF610_CLK_QSPI1] = imx_clk_gate2("qspi1", "qspi1_x1", CCM_CCGR8, CCM_CCGRx_CGn(4));
193243

194-
clk[VF610_CLK_ENET_50M] = imx_clk_fixed_factor("enet_50m", "pll5_main", 1, 10);
195-
clk[VF610_CLK_ENET_25M] = imx_clk_fixed_factor("enet_25m", "pll5_main", 1, 20);
244+
clk[VF610_CLK_ENET_50M] = imx_clk_fixed_factor("enet_50m", "pll5_enet", 1, 10);
245+
clk[VF610_CLK_ENET_25M] = imx_clk_fixed_factor("enet_25m", "pll5_enet", 1, 20);
196246
clk[VF610_CLK_ENET_SEL] = imx_clk_mux("enet_sel", CCM_CSCMR2, 4, 2, rmii_sels, 4);
197247
clk[VF610_CLK_ENET_TS_SEL] = imx_clk_mux("enet_ts_sel", CCM_CSCMR2, 0, 3, enet_ts_sels, 7);
198248
clk[VF610_CLK_ENET] = imx_clk_gate("enet", "enet_sel", CCM_CSCDR1, 24);

drivers/dma/edma.c

Lines changed: 1 addition & 39 deletions
Original file line numberDiff line numberDiff line change
@@ -1107,52 +1107,14 @@ bool edma_filter_fn(struct dma_chan *chan, void *param)
11071107
}
11081108
EXPORT_SYMBOL(edma_filter_fn);
11091109

1110-
static struct platform_device *pdev0, *pdev1;
1111-
1112-
static const struct platform_device_info edma_dev_info0 = {
1113-
.name = "edma-dma-engine",
1114-
.id = 0,
1115-
.dma_mask = DMA_BIT_MASK(32),
1116-
};
1117-
1118-
static const struct platform_device_info edma_dev_info1 = {
1119-
.name = "edma-dma-engine",
1120-
.id = 1,
1121-
.dma_mask = DMA_BIT_MASK(32),
1122-
};
1123-
11241110
static int edma_init(void)
11251111
{
1126-
int ret = platform_driver_register(&edma_driver);
1127-
1128-
if (ret == 0) {
1129-
pdev0 = platform_device_register_full(&edma_dev_info0);
1130-
if (IS_ERR(pdev0)) {
1131-
platform_driver_unregister(&edma_driver);
1132-
ret = PTR_ERR(pdev0);
1133-
goto out;
1134-
}
1135-
}
1136-
1137-
if (!of_have_populated_dt() && EDMA_CTLRS == 2) {
1138-
pdev1 = platform_device_register_full(&edma_dev_info1);
1139-
if (IS_ERR(pdev1)) {
1140-
platform_driver_unregister(&edma_driver);
1141-
platform_device_unregister(pdev0);
1142-
ret = PTR_ERR(pdev1);
1143-
}
1144-
}
1145-
1146-
out:
1147-
return ret;
1112+
return platform_driver_register(&edma_driver);
11481113
}
11491114
subsys_initcall(edma_init);
11501115

11511116
static void __exit edma_exit(void)
11521117
{
1153-
platform_device_unregister(pdev0);
1154-
if (pdev1)
1155-
platform_device_unregister(pdev1);
11561118
platform_driver_unregister(&edma_driver);
11571119
}
11581120
module_exit(edma_exit);

0 commit comments

Comments
 (0)