@@ -449,12 +449,12 @@ static int __init imx8mm_clocks_init(struct device_node *ccm_node)
449
449
clks [IMX8MM_AUDIO_PLL2_OUT ] = imx_clk_gate ("audio_pll2_out" , "audio_pll2_bypass" , base + 0x14 , 13 );
450
450
clks [IMX8MM_VIDEO_PLL1_OUT ] = imx_clk_gate ("video_pll1_out" , "video_pll1_bypass" , base + 0x28 , 13 );
451
451
clks [IMX8MM_DRAM_PLL_OUT ] = imx_clk_gate ("dram_pll_out" , "dram_pll_bypass" , base + 0x50 , 13 );
452
- clks [IMX8MM_GPU_PLL_OUT ] = imx_clk_gate ("gpu_pll_out" , "gpu_pll_bypass" , base + 0x64 , 13 );
453
- clks [IMX8MM_VPU_PLL_OUT ] = imx_clk_gate ("vpu_pll_out" , "vpu_pll_bypass" , base + 0x74 , 13 );
454
- clks [IMX8MM_ARM_PLL_OUT ] = imx_clk_gate ("arm_pll_out" , "arm_pll_bypass" , base + 0x84 , 13 );
455
- clks [IMX8MM_SYS_PLL1_OUT ] = imx_clk_gate ("sys_pll1_out" , "sys_pll1_bypass" , base + 0x94 , 13 );
456
- clks [IMX8MM_SYS_PLL2_OUT ] = imx_clk_gate ("sys_pll2_out" , "sys_pll2_bypass" , base + 0x104 , 13 );
457
- clks [IMX8MM_SYS_PLL3_OUT ] = imx_clk_gate ("sys_pll3_out" , "sys_pll3_bypass" , base + 0x114 , 13 );
452
+ clks [IMX8MM_GPU_PLL_OUT ] = imx_clk_gate ("gpu_pll_out" , "gpu_pll_bypass" , base + 0x64 , 11 );
453
+ clks [IMX8MM_VPU_PLL_OUT ] = imx_clk_gate ("vpu_pll_out" , "vpu_pll_bypass" , base + 0x74 , 11 );
454
+ clks [IMX8MM_ARM_PLL_OUT ] = imx_clk_gate ("arm_pll_out" , "arm_pll_bypass" , base + 0x84 , 11 );
455
+ clks [IMX8MM_SYS_PLL1_OUT ] = imx_clk_gate ("sys_pll1_out" , "sys_pll1_bypass" , base + 0x94 , 11 );
456
+ clks [IMX8MM_SYS_PLL2_OUT ] = imx_clk_gate ("sys_pll2_out" , "sys_pll2_bypass" , base + 0x104 , 11 );
457
+ clks [IMX8MM_SYS_PLL3_OUT ] = imx_clk_gate ("sys_pll3_out" , "sys_pll3_bypass" , base + 0x114 , 11 );
458
458
459
459
/* SYS PLL fixed output */
460
460
clks [IMX8MM_SYS_PLL1_40M ] = imx_clk_fixed_factor ("sys_pll1_40m" , "sys_pll1_out" , 1 , 20 );
0 commit comments