|
| 1 | +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) |
| 2 | +# Copyright 2019 Unisoc Inc. |
| 3 | +%YAML 1.2 |
| 4 | +--- |
| 5 | +$id: "http://devicetree.org/schemas/clock/sprd,sc9863a-clk.yaml#" |
| 6 | +$schema: "http://devicetree.org/meta-schemas/core.yaml#" |
| 7 | + |
| 8 | +title: SC9863A Clock Control Unit Device Tree Bindings |
| 9 | + |
| 10 | +maintainers: |
| 11 | + |
| 12 | + |
| 13 | + - Chunyan Zhang <[email protected]> |
| 14 | + |
| 15 | +properties: |
| 16 | + "#clock-cells": |
| 17 | + const: 1 |
| 18 | + |
| 19 | + compatible : |
| 20 | + enum: |
| 21 | + - sprd,sc9863a-ap-clk |
| 22 | + - sprd,sc9863a-aon-clk |
| 23 | + - sprd,sc9863a-apahb-gate |
| 24 | + - sprd,sc9863a-pmu-gate |
| 25 | + - sprd,sc9863a-aonapb-gate |
| 26 | + - sprd,sc9863a-pll |
| 27 | + - sprd,sc9863a-mpll |
| 28 | + - sprd,sc9863a-rpll |
| 29 | + - sprd,sc9863a-dpll |
| 30 | + - sprd,sc9863a-mm-gate |
| 31 | + - sprd,sc9863a-apapb-gate |
| 32 | + |
| 33 | + clocks: |
| 34 | + minItems: 1 |
| 35 | + maxItems: 4 |
| 36 | + description: | |
| 37 | + The input parent clock(s) phandle for this clock, only list fixed |
| 38 | + clocks which are declared in devicetree. |
| 39 | +
|
| 40 | + clock-names: |
| 41 | + minItems: 1 |
| 42 | + maxItems: 4 |
| 43 | + items: |
| 44 | + - const: ext-26m |
| 45 | + - const: ext-32k |
| 46 | + - const: ext-4m |
| 47 | + - const: rco-100m |
| 48 | + |
| 49 | + reg: |
| 50 | + maxItems: 1 |
| 51 | + |
| 52 | +required: |
| 53 | + - compatible |
| 54 | + - '#clock-cells' |
| 55 | + |
| 56 | +if: |
| 57 | + properties: |
| 58 | + compatible: |
| 59 | + enum: |
| 60 | + - sprd,sc9863a-ap-clk |
| 61 | + - sprd,sc9863a-aon-clk |
| 62 | +then: |
| 63 | + required: |
| 64 | + - reg |
| 65 | + |
| 66 | +else: |
| 67 | + description: | |
| 68 | + Other SC9863a clock nodes should be the child of a syscon node in |
| 69 | + which compatible string shoule be: |
| 70 | + "sprd,sc9863a-glbregs", "syscon", "simple-mfd" |
| 71 | +
|
| 72 | + The 'reg' property for the clock node is also required if there is a sub |
| 73 | + range of registers for the clocks. |
| 74 | +
|
| 75 | +examples: |
| 76 | + - | |
| 77 | + ap_clk: clock-controller@21500000 { |
| 78 | + compatible = "sprd,sc9863a-ap-clk"; |
| 79 | + reg = <0 0x21500000 0 0x1000>; |
| 80 | + clocks = <&ext_26m>, <&ext_32k>; |
| 81 | + clock-names = "ext-26m", "ext-32k"; |
| 82 | + #clock-cells = <1>; |
| 83 | + }; |
| 84 | +
|
| 85 | + - | |
| 86 | + soc { |
| 87 | + #address-cells = <2>; |
| 88 | + #size-cells = <2>; |
| 89 | +
|
| 90 | + ap_ahb_regs: syscon@20e00000 { |
| 91 | + compatible = "sprd,sc9863a-glbregs", "syscon", "simple-mfd"; |
| 92 | + reg = <0 0x20e00000 0 0x4000>; |
| 93 | + #address-cells = <1>; |
| 94 | + #size-cells = <1>; |
| 95 | + ranges = <0 0 0x20e00000 0x4000>; |
| 96 | +
|
| 97 | + apahb_gate: apahb-gate@0 { |
| 98 | + compatible = "sprd,sc9863a-apahb-gate"; |
| 99 | + reg = <0x0 0x1020>; |
| 100 | + #clock-cells = <1>; |
| 101 | + }; |
| 102 | + }; |
| 103 | + }; |
| 104 | +
|
| 105 | +... |
0 commit comments