Skip to content
This repository was archived by the owner on Mar 28, 2020. It is now read-only.

Commit 65e0a96

Browse files
author
Igor Breger
committed
[AVX512] Fix v8i1 /v16i1 zext + bitcast lowering pattern. Explicitly zero upper bits.
Differential Revision: http://reviews.llvm.org/D23983 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@280650 91177308-0d34-0410-b5e6-96231b3b80d8
1 parent e888613 commit 65e0a96

File tree

3 files changed

+94
-4
lines changed

3 files changed

+94
-4
lines changed

lib/Target/X86/X86InstrAVX512.td

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -2117,15 +2117,15 @@ def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
21172117
(COPY_TO_REGCLASS VK8:$src, GR8)>;
21182118

21192119
def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2120-
(i32 (SUBREG_TO_REG (i64 0),
2121-
(i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2120+
(KMOVWrk VK16:$src)>;
21222121
def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
21232122
(i32 (SUBREG_TO_REG (i64 0),
21242123
(i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
21252124

21262125
def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2127-
(i32 (SUBREG_TO_REG (i64 0),
2128-
(i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2126+
(MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2127+
def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2128+
(KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
21292129
def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
21302130
(i32 (SUBREG_TO_REG (i64 0),
21312131
(i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;

test/CodeGen/X86/avx512-mask-op.ll

Lines changed: 41 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -55,6 +55,7 @@ define i32 @mask8_zext(i8 %x) {
5555
; KNL-NEXT: kmovw %edi, %k0
5656
; KNL-NEXT: knotw %k0, %k0
5757
; KNL-NEXT: kmovw %k0, %eax
58+
; KNL-NEXT: movzbl %al, %eax
5859
; KNL-NEXT: retq
5960
;
6061
; SKX-LABEL: mask8_zext:
@@ -1959,3 +1960,43 @@ define void @store_64i1(<64 x i1>* %a, <64 x i1> %v) {
19591960
store <64 x i1> %v, <64 x i1>* %a
19601961
ret void
19611962
}
1963+
1964+
define i32 @test_bitcast_v8i1_zext(<16 x i32> %a) {
1965+
; KNL-LABEL: test_bitcast_v8i1_zext:
1966+
; KNL: ## BB#0:
1967+
; KNL-NEXT: vpxord %zmm1, %zmm1, %zmm1
1968+
; KNL-NEXT: vpcmpeqd %zmm1, %zmm0, %k0
1969+
; KNL-NEXT: kmovw %k0, %eax
1970+
; KNL-NEXT: movzbl %al, %eax
1971+
; KNL-NEXT: addl %eax, %eax
1972+
; KNL-NEXT: retq
1973+
;
1974+
; SKX-LABEL: test_bitcast_v8i1_zext:
1975+
; SKX: ## BB#0:
1976+
; SKX-NEXT: vpxord %zmm1, %zmm1, %zmm1
1977+
; SKX-NEXT: vpcmpeqd %zmm1, %zmm0, %k0
1978+
; SKX-NEXT: kmovb %k0, %eax
1979+
; SKX-NEXT: addl %eax, %eax
1980+
; SKX-NEXT: retq
1981+
%v1 = icmp eq <16 x i32> %a, zeroinitializer
1982+
%mask = shufflevector <16 x i1> %v1, <16 x i1> undef, <8 x i32> <i32 0, i32 1, i32 2, i32 3, i32 4, i32 5, i32 6, i32 7>
1983+
%mask1 = bitcast <8 x i1> %mask to i8
1984+
%val = zext i8 %mask1 to i32
1985+
%val1 = add i32 %val, %val
1986+
ret i32 %val1
1987+
}
1988+
1989+
define i32 @test_bitcast_v16i1_zext(<16 x i32> %a) {
1990+
; CHECK-LABEL: test_bitcast_v16i1_zext:
1991+
; CHECK: ## BB#0:
1992+
; CHECK-NEXT: vpxord %zmm1, %zmm1, %zmm1
1993+
; CHECK-NEXT: vpcmpeqd %zmm1, %zmm0, %k0
1994+
; CHECK-NEXT: kmovw %k0, %eax
1995+
; CHECK-NEXT: addl %eax, %eax
1996+
; CHECK-NEXT: retq
1997+
%v1 = icmp eq <16 x i32> %a, zeroinitializer
1998+
%mask1 = bitcast <16 x i1> %v1 to i16
1999+
%val = zext i16 %mask1 to i32
2000+
%val1 = add i32 %val, %val
2001+
ret i32 %val1
2002+
}
Lines changed: 49 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,49 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2+
; RUN: llc < %s -O0 -mtriple=x86_64-apple-darwin -mcpu=skx | FileCheck %s
3+
4+
; ModuleID = 'mask_set.c'
5+
source_filename = "mask_set.c"
6+
target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
7+
target triple = "x86_64-unknown-linux-gnu"
8+
9+
declare void @llvm.dbg.declare(metadata, metadata, metadata)
10+
11+
; Function Attrs: nounwind uwtable
12+
declare i64 @calc_expected_mask_val(i8* %valp, i32 %el_size, i32 %length)
13+
; Function Attrs: nounwind uwtable
14+
declare i32 @check_mask16(i16 zeroext %res_mask, i16 zeroext %exp_mask, i8* %fname, i8* %input)
15+
16+
; Function Attrs: nounwind uwtable
17+
define void @test_xmm(i32 %shift, i32 %mulp, <2 x i64> %a,i8* %arraydecay,i8* %fname){
18+
; CHECK-LABEL: test_xmm:
19+
; CHECK: ## BB#0:
20+
; CHECK: callq _calc_expected_mask_val
21+
; CHECK-NEXT: movl %eax, %edx
22+
; CHECK-NEXT: movw %dx, %r9w
23+
; CHECK-NEXT: movzwl %r9w, %esi
24+
; CHECK-NEXT: kmovw {{[0-9]+}}(%rsp), %k0 ## 2-byte Reload
25+
; CHECK-NEXT: kmovb %k0, %edi
26+
; CHECK-NEXT: movq {{[0-9]+}}(%rsp), %rdx ## 8-byte Reload
27+
; CHECK-NEXT: movq {{[0-9]+}}(%rsp), %rcx ## 8-byte Reload
28+
; CHECK-NEXT: callq _check_mask16
29+
%d2 = bitcast <2 x i64> %a to <8 x i16>
30+
%m2 = call i8 @llvm.x86.avx512.cvtw2mask.128(<8 x i16> %d2)
31+
%conv7 = zext i8 %m2 to i16
32+
%call9 = call i64 @calc_expected_mask_val(i8* %arraydecay, i32 2, i32 8)
33+
%conv10 = trunc i64 %call9 to i16
34+
%call12 = call i32 @check_mask16(i16 zeroext %conv7, i16 zeroext %conv10, i8* %fname, i8* %arraydecay)
35+
%d3 = bitcast <2 x i64> %a to <4 x i32>
36+
%m3 = call i8 @llvm.x86.avx512.cvtd2mask.128(<4 x i32> %d3)
37+
%conv14 = zext i8 %m3 to i16
38+
%call16 = call i64 @calc_expected_mask_val(i8* %arraydecay, i32 4, i32 4)
39+
%conv17 = trunc i64 %call16 to i16
40+
%call19 = call i32 @check_mask16(i16 zeroext %conv14, i16 zeroext %conv17, i8* %fname, i8* %arraydecay)
41+
ret void
42+
}
43+
44+
; Function Attrs: nounwind readnone
45+
declare i8 @llvm.x86.avx512.cvtw2mask.128(<8 x i16>)
46+
47+
; Function Attrs: nounwind readnone
48+
declare i8 @llvm.x86.avx512.cvtd2mask.128(<4 x i32>)
49+

0 commit comments

Comments
 (0)