Skip to content
This repository was archived by the owner on Mar 28, 2020. It is now read-only.

Commit b36a459

Browse files
author
James Molloy
committed
Fix for pr24346: arm asm label calculation error in sub
Some ARM instructions encode 32-bit immediates as a 8-bit integer (0-255) and a 4-bit rotation (0-30, even) in its least significant 12 bits. The original fixup, FK_Data_4, patches the instruction by the value bit-to-bit, regardless of the encoding. For example, assuming the label L1 and L2 are 0x0 and 0x104 respectively, the following instruction: add r0, r0, #(L2 - L1) ; expects 0x104, i.e., 260 would be assembled to the following, which adds 1 to r0, instead of 260: e2800104 add r0, r0, #4, 2 ; equivalently 1 The new fixup kind fixup_arm_mod_imm takes care of the encoding: e2800f41 add r0, r0, #260 Patch by Ting-Yuan Huang! git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@265122 91177308-0d34-0410-b5e6-96231b3b80d8
1 parent 3cc1102 commit b36a459

File tree

6 files changed

+52
-6
lines changed

6 files changed

+52
-6
lines changed

lib/Target/ARM/MCTargetDesc/ARMAsmBackend.cpp

Lines changed: 11 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -95,6 +95,7 @@ const MCFixupKindInfo &ARMAsmBackend::getFixupKindInfo(MCFixupKind Kind) const {
9595
{"fixup_arm_movw_lo16", 0, 20, 0},
9696
{"fixup_t2_movt_hi16", 0, 20, 0},
9797
{"fixup_t2_movw_lo16", 0, 20, 0},
98+
{"fixup_arm_mod_imm", 0, 12, 0},
9899
};
99100
const static MCFixupKindInfo InfosBE[ARM::NumTargetFixupKinds] = {
100101
// This table *must* be in the order that the fixup_* kinds are defined in
@@ -142,6 +143,7 @@ const MCFixupKindInfo &ARMAsmBackend::getFixupKindInfo(MCFixupKind Kind) const {
142143
{"fixup_arm_movw_lo16", 12, 20, 0},
143144
{"fixup_t2_movt_hi16", 12, 20, 0},
144145
{"fixup_t2_movw_lo16", 12, 20, 0},
146+
{"fixup_arm_mod_imm", 20, 12, 0},
145147
};
146148

147149
if (Kind < FirstTargetFixupKind)
@@ -665,6 +667,13 @@ unsigned ARMAsmBackend::adjustFixupValue(const MCFixup &Fixup, uint64_t Value,
665667

666668
return Value;
667669
}
670+
case ARM::fixup_arm_mod_imm:
671+
Value = ARM_AM::getSOImmVal(Value);
672+
if (Ctx && Value >> 12) {
673+
Ctx->reportError(Fixup.getLoc(), "out of range immediate fixup value");
674+
return 0;
675+
}
676+
return Value;
668677
}
669678
}
670679

@@ -731,6 +740,7 @@ static unsigned getFixupKindNumBytes(unsigned Kind) {
731740
case FK_Data_2:
732741
case ARM::fixup_arm_thumb_br:
733742
case ARM::fixup_arm_thumb_cb:
743+
case ARM::fixup_arm_mod_imm:
734744
return 2;
735745

736746
case ARM::fixup_arm_pcrel_10_unscaled:
@@ -809,6 +819,7 @@ static unsigned getFixupKindContainerSizeBytes(unsigned Kind) {
809819
case ARM::fixup_arm_movw_lo16:
810820
case ARM::fixup_t2_movt_hi16:
811821
case ARM::fixup_t2_movw_lo16:
822+
case ARM::fixup_arm_mod_imm:
812823
// Instruction size is 4 bytes.
813824
return 4;
814825
}

lib/Target/ARM/MCTargetDesc/ARMFixupKinds.h

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -107,6 +107,9 @@ enum Fixups {
107107
fixup_t2_movt_hi16, // :upper16:
108108
fixup_t2_movw_lo16, // :lower16:
109109

110+
// fixup_arm_mod_imm - Fixup for mod_imm
111+
fixup_arm_mod_imm,
112+
110113
// Marker
111114
LastTargetFixupKind,
112115
NumTargetFixupKinds = LastTargetFixupKind - FirstTargetFixupKind

lib/Target/ARM/MCTargetDesc/ARMMCCodeEmitter.cpp

Lines changed: 2 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -317,12 +317,8 @@ class ARMMCCodeEmitter : public MCCodeEmitter {
317317
// Support for fixups (MCFixup)
318318
if (MO.isExpr()) {
319319
const MCExpr *Expr = MO.getExpr();
320-
// In instruction code this value always encoded as lowest 12 bits,
321-
// so we don't have to perform any specific adjustments.
322-
// Due to requirements of relocatable records we have to use FK_Data_4.
323-
// See ARMELFObjectWriter::ExplicitRelSym and
324-
// ARMELFObjectWriter::GetRelocTypeInner for more details.
325-
MCFixupKind Kind = MCFixupKind(FK_Data_4);
320+
// Fixups resolve to plain values that need to be encoded.
321+
MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_mod_imm);
326322
Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
327323
return 0;
328324
}

test/MC/ARM/arm_fixups.s

Lines changed: 7 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -32,3 +32,10 @@
3232
@ CHECK: @ fixup A - offset: 0, value: fred, kind: fixup_arm_movw_lo16
3333
@ CHECK-BE: movw r2, :lower16:fred @ encoding: [0xe3,0b0000AAAA,0x20'A',A]
3434
@ CHECK-BE: @ fixup A - offset: 0, value: fred, kind: fixup_arm_movw_lo16
35+
36+
add r0, r0, #(L1 - L2)
37+
38+
@ CHECK: add r0, r0, #L1-L2 @ encoding: [A,0b0000AAAA,0x80,0xe2]
39+
@ CHECK: @ fixup A - offset: 0, value: L1-L2, kind: fixup_arm_mod_imm
40+
@ CHECK-BE: add r0, r0, #L1-L2 @ encoding: [0xe2,0x80,0b0000AAAA,A]
41+
@ CHECK-BE: @ fixup A - offset: 0, value: L1-L2, kind: fixup_arm_mod_imm
Lines changed: 14 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,14 @@
1+
@ PR24346
2+
@ RUN: not llvm-mc -triple=arm-linux-gnueabi -filetype=obj < %s 2>&1 | FileCheck %s
3+
4+
.data
5+
.align 8
6+
L2:
7+
.word 0
8+
.align 8
9+
.byte 0
10+
L1:
11+
12+
.text
13+
@ CHECK: error: out of range immediate fixup value
14+
add r0, r0, #(L1 - L2)
Lines changed: 15 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,15 @@
1+
@ PR24346
2+
@ RUN: llvm-mc < %s -triple=arm-linux-gnueabi -filetype=obj -o - \
3+
@ RUN: | llvm-objdump --disassemble -arch=arm - | FileCheck %s
4+
5+
.data
6+
.align 8
7+
L2:
8+
.word 0
9+
.align 8
10+
.word 0
11+
L1:
12+
13+
.text
14+
@ CHECK: add r0, r0, #260
15+
add r0, r0, #(L1 - L2)

0 commit comments

Comments
 (0)