Skip to content

Commit 8b9ae65

Browse files
committed
Revert "[AMDGPU] Extend test coverage for cross RC register coalescing (llvm#132137)"
This reverts commit 0bd065d.
1 parent 7682f66 commit 8b9ae65

File tree

2 files changed

+1
-2263
lines changed

2 files changed

+1
-2263
lines changed

llvm/lib/Target/AMDGPU/GCNIterativeScheduler.cpp

Lines changed: 0 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -216,7 +216,6 @@ class GCNIterativeScheduler::OverrideLegacyStrategy {
216216
assert(Sch.RegionBegin == Rgn.Begin && Sch.RegionEnd == Rgn.End);
217217
// DAG SUnits are stored using original region's order
218218
// so just use SUnits as the restoring schedule
219-
errs() << "restore order\n";
220219
Sch.scheduleRegion(Rgn, Sch.SUnits, SaveMaxRP);
221220
}
222221
};
@@ -375,10 +374,6 @@ void GCNIterativeScheduler::scheduleRegion(Region &R, Range &&Schedule,
375374
const GCNRegPressure &MaxRP) {
376375
assert(RegionBegin == R.Begin && RegionEnd == R.End);
377376
assert(LIS != nullptr);
378-
errs() << "Scheedule region R: ";
379-
for (auto I = R.Begin; I != R.End; I++) {
380-
I->dump();
381-
}
382377
#ifndef NDEBUG
383378
const auto SchedMaxRP = getSchedulePressure(R, Schedule);
384379
#endif

0 commit comments

Comments
 (0)