Skip to content

Commit 213e308

Browse files
committed
[DAG] Fold Y = sra (X, size(X)-1); mul (or (Y, 1), X) -> (abs X)
Similar to InstCombine implementation except we don't have to handle the NSW/is_int_min_poison case.
1 parent 355e4a9 commit 213e308

File tree

2 files changed

+21
-51
lines changed

2 files changed

+21
-51
lines changed

llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp

Lines changed: 13 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -4326,6 +4326,7 @@ template <class MatchContextClass> SDValue DAGCombiner::visitMUL(SDNode *N) {
43264326
SDValue N0 = N->getOperand(0);
43274327
SDValue N1 = N->getOperand(1);
43284328
EVT VT = N0.getValueType();
4329+
unsigned BitWidth = VT.getScalarSizeInBits();
43294330
SDLoc DL(N);
43304331
bool UseVP = std::is_same_v<MatchContextClass, VPMatchContext>;
43314332
MatchContextClass Matcher(DAG, TLI, N);
@@ -4355,8 +4356,7 @@ template <class MatchContextClass> SDValue DAGCombiner::visitMUL(SDNode *N) {
43554356
return FoldedVOp;
43564357

43574358
N1IsConst = ISD::isConstantSplatVector(N1.getNode(), ConstValue1);
4358-
assert((!N1IsConst ||
4359-
ConstValue1.getBitWidth() == VT.getScalarSizeInBits()) &&
4359+
assert((!N1IsConst || ConstValue1.getBitWidth() == BitWidth) &&
43604360
"Splat APInt should be element width");
43614361
} else {
43624362
N1IsConst = isa<ConstantSDNode>(N1);
@@ -4456,7 +4456,7 @@ template <class MatchContextClass> SDValue DAGCombiner::visitMUL(SDNode *N) {
44564456
unsigned ShAmt =
44574457
MathOp == ISD::ADD ? (MulC - 1).logBase2() : (MulC + 1).logBase2();
44584458
ShAmt += TZeros;
4459-
assert(ShAmt < VT.getScalarSizeInBits() &&
4459+
assert(ShAmt < BitWidth &&
44604460
"multiply-by-constant generated out of bounds shift");
44614461
SDValue Shl =
44624462
DAG.getNode(ISD::SHL, DL, VT, N0, DAG.getConstant(ShAmt, DL, VT));
@@ -4525,6 +4525,16 @@ template <class MatchContextClass> SDValue DAGCombiner::visitMUL(SDNode *N) {
45254525
return DAG.getStepVector(DL, VT, NewStep);
45264526
}
45274527

4528+
// Fold Y = sra (X, size(X)-1); mul (or (Y, 1), X) -> (abs X)
4529+
SDValue X;
4530+
if (!UseVP && (!LegalOperations || hasOperation(ISD::ABS, VT)) &&
4531+
sd_context_match(
4532+
N, Matcher,
4533+
m_Mul(m_Or(m_Sra(m_Value(X), m_SpecificInt(BitWidth - 1)), m_One()),
4534+
m_Deferred(X)))) {
4535+
return Matcher.getNode(ISD::ABS, DL, VT, X);
4536+
}
4537+
45284538
// Fold ((mul x, 0/undef) -> 0,
45294539
// (mul x, 1) -> x) -> x)
45304540
// -> and(x, mask)

llvm/test/CodeGen/X86/combine-mul.ll

Lines changed: 8 additions & 48 deletions
Original file line numberDiff line numberDiff line change
@@ -282,39 +282,17 @@ define <4 x i32> @combine_vec_mul_add(<4 x i32> %x) {
282282
ret <4 x i32> %2
283283
}
284284

285-
; TODO fold Y = sra (X, size(X)-1); mul (or (Y, 1), X) -> (abs X)
285+
; fold Y = sra (X, size(X)-1); mul (or (Y, 1), X) -> (abs X)
286286

287287
define <16 x i8> @combine_mul_to_abs_v16i8(<16 x i8> %x) {
288288
; SSE-LABEL: combine_mul_to_abs_v16i8:
289289
; SSE: # %bb.0:
290-
; SSE-NEXT: pxor %xmm2, %xmm2
291-
; SSE-NEXT: pcmpgtb %xmm0, %xmm2
292-
; SSE-NEXT: por {{\.?LCPI[0-9]+_[0-9]+}}(%rip), %xmm2
293-
; SSE-NEXT: pmovzxbw {{.*#+}} xmm3 = xmm0[0],zero,xmm0[1],zero,xmm0[2],zero,xmm0[3],zero,xmm0[4],zero,xmm0[5],zero,xmm0[6],zero,xmm0[7],zero
294-
; SSE-NEXT: punpckhbw {{.*#+}} xmm0 = xmm0[8,8,9,9,10,10,11,11,12,12,13,13,14,14,15,15]
295-
; SSE-NEXT: pmovzxbw {{.*#+}} xmm1 = xmm2[0],zero,xmm2[1],zero,xmm2[2],zero,xmm2[3],zero,xmm2[4],zero,xmm2[5],zero,xmm2[6],zero,xmm2[7],zero
296-
; SSE-NEXT: punpckhbw {{.*#+}} xmm2 = xmm2[8,8,9,9,10,10,11,11,12,12,13,13,14,14,15,15]
297-
; SSE-NEXT: pmullw %xmm0, %xmm2
298-
; SSE-NEXT: pmovzxbw {{.*#+}} xmm0 = [255,255,255,255,255,255,255,255]
299-
; SSE-NEXT: pand %xmm0, %xmm2
300-
; SSE-NEXT: pmullw %xmm3, %xmm1
301-
; SSE-NEXT: pand %xmm0, %xmm1
302-
; SSE-NEXT: packuswb %xmm2, %xmm1
303-
; SSE-NEXT: movdqa %xmm1, %xmm0
290+
; SSE-NEXT: pabsb %xmm0, %xmm0
304291
; SSE-NEXT: retq
305292
;
306293
; AVX-LABEL: combine_mul_to_abs_v16i8:
307294
; AVX: # %bb.0:
308-
; AVX-NEXT: vpxor %xmm1, %xmm1, %xmm1
309-
; AVX-NEXT: vpcmpgtb %xmm0, %xmm1, %xmm1
310-
; AVX-NEXT: vpor {{\.?LCPI[0-9]+_[0-9]+}}(%rip), %xmm1, %xmm1
311-
; AVX-NEXT: vpmovzxbw {{.*#+}} ymm1 = xmm1[0],zero,xmm1[1],zero,xmm1[2],zero,xmm1[3],zero,xmm1[4],zero,xmm1[5],zero,xmm1[6],zero,xmm1[7],zero,xmm1[8],zero,xmm1[9],zero,xmm1[10],zero,xmm1[11],zero,xmm1[12],zero,xmm1[13],zero,xmm1[14],zero,xmm1[15],zero
312-
; AVX-NEXT: vpmovzxbw {{.*#+}} ymm0 = xmm0[0],zero,xmm0[1],zero,xmm0[2],zero,xmm0[3],zero,xmm0[4],zero,xmm0[5],zero,xmm0[6],zero,xmm0[7],zero,xmm0[8],zero,xmm0[9],zero,xmm0[10],zero,xmm0[11],zero,xmm0[12],zero,xmm0[13],zero,xmm0[14],zero,xmm0[15],zero
313-
; AVX-NEXT: vpmullw %ymm0, %ymm1, %ymm0
314-
; AVX-NEXT: vpand {{\.?LCPI[0-9]+_[0-9]+}}(%rip), %ymm0, %ymm0
315-
; AVX-NEXT: vextracti128 $1, %ymm0, %xmm1
316-
; AVX-NEXT: vpackuswb %xmm1, %xmm0, %xmm0
317-
; AVX-NEXT: vzeroupper
295+
; AVX-NEXT: vpabsb %xmm0, %xmm0
318296
; AVX-NEXT: retq
319297
%s = ashr <16 x i8> %x, <i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7, i8 7>
320298
%o = or <16 x i8> %s, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
@@ -325,34 +303,16 @@ define <16 x i8> @combine_mul_to_abs_v16i8(<16 x i8> %x) {
325303
define <2 x i64> @combine_mul_to_abs_v2i64(<2 x i64> %x) {
326304
; SSE-LABEL: combine_mul_to_abs_v2i64:
327305
; SSE: # %bb.0:
328-
; SSE-NEXT: pshufd {{.*#+}} xmm1 = xmm0[1,1,3,3]
329-
; SSE-NEXT: psrad $31, %xmm1
330-
; SSE-NEXT: por {{\.?LCPI[0-9]+_[0-9]+}}(%rip), %xmm1
331-
; SSE-NEXT: movdqa %xmm0, %xmm2
332-
; SSE-NEXT: psrlq $32, %xmm2
333-
; SSE-NEXT: pmuludq %xmm1, %xmm2
334-
; SSE-NEXT: movdqa %xmm1, %xmm3
335-
; SSE-NEXT: psrlq $32, %xmm3
336-
; SSE-NEXT: pmuludq %xmm0, %xmm3
337-
; SSE-NEXT: paddq %xmm2, %xmm3
338-
; SSE-NEXT: psllq $32, %xmm3
339-
; SSE-NEXT: pmuludq %xmm1, %xmm0
340-
; SSE-NEXT: paddq %xmm3, %xmm0
306+
; SSE-NEXT: pxor %xmm1, %xmm1
307+
; SSE-NEXT: psubq %xmm0, %xmm1
308+
; SSE-NEXT: blendvpd %xmm0, %xmm1, %xmm0
341309
; SSE-NEXT: retq
342310
;
343311
; AVX-LABEL: combine_mul_to_abs_v2i64:
344312
; AVX: # %bb.0:
345313
; AVX-NEXT: vpxor %xmm1, %xmm1, %xmm1
346-
; AVX-NEXT: vpcmpgtq %xmm0, %xmm1, %xmm1
347-
; AVX-NEXT: vpor {{\.?LCPI[0-9]+_[0-9]+}}(%rip), %xmm1, %xmm1
348-
; AVX-NEXT: vpsrlq $32, %xmm0, %xmm2
349-
; AVX-NEXT: vpmuludq %xmm1, %xmm2, %xmm2
350-
; AVX-NEXT: vpsrlq $32, %xmm1, %xmm3
351-
; AVX-NEXT: vpmuludq %xmm3, %xmm0, %xmm3
352-
; AVX-NEXT: vpaddq %xmm2, %xmm3, %xmm2
353-
; AVX-NEXT: vpsllq $32, %xmm2, %xmm2
354-
; AVX-NEXT: vpmuludq %xmm1, %xmm0, %xmm0
355-
; AVX-NEXT: vpaddq %xmm2, %xmm0, %xmm0
314+
; AVX-NEXT: vpsubq %xmm0, %xmm1, %xmm1
315+
; AVX-NEXT: vblendvpd %xmm0, %xmm1, %xmm0, %xmm0
356316
; AVX-NEXT: retq
357317
%s = ashr <2 x i64> %x, <i64 63, i64 63>
358318
%o = or <2 x i64> %s, <i64 1, i64 1>

0 commit comments

Comments
 (0)