Skip to content

Commit 185fdf9

Browse files
committed
[PAC][CodeGen][ELF][AArch64] Support signed TLSDESC
Support the following relocations and assembly operators: - `R_AARCH64_AUTH_TLSDESC_ADR_PAGE21` (`:tlsdesc_auth:` for `adrp`) - `R_AARCH64_AUTH_TLSDESC_LD64_LO12` (`:tlsdesc_auth_lo12:` for `ldr`) - `R_AARCH64_AUTH_TLSDESC_ADD_LO12` (`:tlsdesc_auth_lo12:` for `add`) `TLSDESC_AUTH_CALLSEQ` pseudo-instruction is introduced which is later expanded to actual instruction sequence like the following. ``` adrp x0, :tlsdesc_auth:var ldr x16, [x0, #:tlsdesc_auth_lo12:var] add x0, x0, #:tlsdesc_auth_lo12:var .tlsdesccall var blraa x16, x0 (TPIDR_EL0 offset now in x0) ``` Only SelectionDAG ISel is supported. Tests starting with 'ptrauth-' have corresponding variants w/o this prefix.
1 parent 6b493ba commit 185fdf9

12 files changed

+409
-141
lines changed

llvm/lib/Target/AArch64/AArch64AsmPrinter.cpp

Lines changed: 59 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -2730,6 +2730,65 @@ void AArch64AsmPrinter::emitInstruction(const MachineInstr *MI) {
27302730
EmitToStreamer(*OutStreamer, TmpInstSB);
27312731
return;
27322732
}
2733+
case AArch64::TLSDESC_AUTH_CALLSEQ: {
2734+
/// lower this to:
2735+
/// adrp x0, :tlsdesc_auth:var
2736+
/// ldr x16, [x0, #:tlsdesc_auth_lo12:var]
2737+
/// add x0, x0, #:tlsdesc_auth_lo12:var
2738+
/// .tlsdesccall var
2739+
/// blraa x16, x0
2740+
/// (TPIDR_EL0 offset now in x0)
2741+
const MachineOperand &MO_Sym = MI->getOperand(0);
2742+
MachineOperand MO_TLSDESC_LO12(MO_Sym), MO_TLSDESC(MO_Sym);
2743+
MCOperand Sym, SymTLSDescLo12, SymTLSDesc;
2744+
MO_TLSDESC_LO12.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGEOFF);
2745+
MO_TLSDESC.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGE);
2746+
MCInstLowering.lowerOperand(MO_Sym, Sym);
2747+
MCInstLowering.lowerOperand(MO_TLSDESC_LO12, SymTLSDescLo12);
2748+
MCInstLowering.lowerOperand(MO_TLSDESC, SymTLSDesc);
2749+
2750+
MCInst Adrp;
2751+
Adrp.setOpcode(AArch64::ADRP);
2752+
Adrp.addOperand(MCOperand::createReg(AArch64::X0));
2753+
Adrp.addOperand(SymTLSDesc);
2754+
EmitToStreamer(*OutStreamer, Adrp);
2755+
2756+
MCInst Ldr;
2757+
Ldr.setOpcode(AArch64::LDRXui);
2758+
Ldr.addOperand(MCOperand::createReg(AArch64::X16));
2759+
Ldr.addOperand(MCOperand::createReg(AArch64::X0));
2760+
Ldr.addOperand(SymTLSDescLo12);
2761+
Ldr.addOperand(MCOperand::createImm(0));
2762+
EmitToStreamer(*OutStreamer, Ldr);
2763+
2764+
MCInst Add;
2765+
Add.setOpcode(AArch64::ADDXri);
2766+
Add.addOperand(MCOperand::createReg(AArch64::X0));
2767+
Add.addOperand(MCOperand::createReg(AArch64::X0));
2768+
Add.addOperand(SymTLSDescLo12);
2769+
Add.addOperand(MCOperand::createImm(AArch64_AM::getShiftValue(0)));
2770+
EmitToStreamer(*OutStreamer, Add);
2771+
2772+
// Emit a relocation-annotation. This expands to no code, but requests
2773+
// the following instruction gets an R_AARCH64_TLSDESC_CALL.
2774+
// TODO: we probably don't need that for AUTH TLSDESC. Emit as for now for
2775+
// consistency with non-AUTH case.
2776+
MCInst TLSDescCall;
2777+
TLSDescCall.setOpcode(AArch64::TLSDESCCALL);
2778+
TLSDescCall.addOperand(Sym);
2779+
EmitToStreamer(*OutStreamer, TLSDescCall);
2780+
#ifndef NDEBUG
2781+
--InstsEmitted; // no code emitted
2782+
#endif
2783+
2784+
MCInst Blraa;
2785+
Blraa.setOpcode(AArch64::BLRAA);
2786+
Blraa.addOperand(MCOperand::createReg(AArch64::X16));
2787+
Blraa.addOperand(MCOperand::createReg(AArch64::X0));
2788+
EmitToStreamer(*OutStreamer, Blraa);
2789+
2790+
return;
2791+
}
27332792
case AArch64::TLSDESC_CALLSEQ: {
27342793
/// lower this to:
27352794
/// adrp x0, :tlsdesc:var

llvm/lib/Target/AArch64/AArch64ISelLowering.cpp

Lines changed: 13 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -2655,6 +2655,7 @@ const char *AArch64TargetLowering::getTargetNodeName(unsigned Opcode) const {
26552655
MAKE_CASE(AArch64ISD::CSINC)
26562656
MAKE_CASE(AArch64ISD::THREAD_POINTER)
26572657
MAKE_CASE(AArch64ISD::TLSDESC_CALLSEQ)
2658+
MAKE_CASE(AArch64ISD::TLSDESC_AUTH_CALLSEQ)
26582659
MAKE_CASE(AArch64ISD::PROBED_ALLOCA)
26592660
MAKE_CASE(AArch64ISD::ABDS_PRED)
26602661
MAKE_CASE(AArch64ISD::ABDU_PRED)
@@ -9982,8 +9983,11 @@ SDValue AArch64TargetLowering::LowerELFTLSDescCallSeq(SDValue SymAddr,
99829983
SDValue Chain = DAG.getEntryNode();
99839984
SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
99849985

9985-
Chain =
9986-
DAG.getNode(AArch64ISD::TLSDESC_CALLSEQ, DL, NodeTys, {Chain, SymAddr});
9986+
unsigned Opcode =
9987+
DAG.getMachineFunction().getInfo<AArch64FunctionInfo>()->hasELFSignedGOT()
9988+
? AArch64ISD::TLSDESC_AUTH_CALLSEQ
9989+
: AArch64ISD::TLSDESC_CALLSEQ;
9990+
Chain = DAG.getNode(Opcode, DL, NodeTys, {Chain, SymAddr});
99879991
SDValue Glue = Chain.getValue(1);
99889992

99899993
return DAG.getCopyFromReg(Chain, DL, AArch64::X0, PtrVT, Glue);
@@ -9996,7 +10000,13 @@ AArch64TargetLowering::LowerELFGlobalTLSAddress(SDValue Op,
999610000

999710001
const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
999810002

9999-
TLSModel::Model Model = getTargetMachine().getTLSModel(GA->getGlobal());
10003+
TLSModel::Model Model;
10004+
if (DAG.getMachineFunction()
10005+
.getInfo<AArch64FunctionInfo>()
10006+
->hasELFSignedGOT())
10007+
Model = TLSModel::GeneralDynamic;
10008+
else
10009+
Model = getTargetMachine().getTLSModel(GA->getGlobal());
1000010010

1000110011
if (!EnableAArch64ELFLocalDynamicTLSGeneration) {
1000210012
if (Model == TLSModel::LocalDynamic)

llvm/lib/Target/AArch64/AArch64ISelLowering.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -83,6 +83,7 @@ enum NodeType : unsigned {
8383
// Produces the full sequence of instructions for getting the thread pointer
8484
// offset of a variable into X0, using the TLSDesc model.
8585
TLSDESC_CALLSEQ,
86+
TLSDESC_AUTH_CALLSEQ,
8687
ADRP, // Page address of a TargetGlobalAddress operand.
8788
ADR, // ADR
8889
ADDlow, // Add the low 12 bits of a TargetGlobalAddress operand.

llvm/lib/Target/AArch64/AArch64InstrInfo.td

Lines changed: 14 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -501,6 +501,8 @@ def SDT_AArch64stnp : SDTypeProfile<0, 3, [SDTCisVT<0, v4i32>, SDTCisSameAs<0, 1
501501
// number of operands (the variable)
502502
def SDT_AArch64TLSDescCallSeq : SDTypeProfile<0,1,
503503
[SDTCisPtrTy<0>]>;
504+
def SDT_AArch64TLSDescAuthCallSeq : SDTypeProfile<0,1,
505+
[SDTCisPtrTy<0>]>;
504506

505507
def SDT_AArch64WrapperLarge : SDTypeProfile<1, 4,
506508
[SDTCisVT<0, i64>, SDTCisVT<1, i32>,
@@ -886,6 +888,10 @@ def AArch64tlsdesc_callseq : SDNode<"AArch64ISD::TLSDESC_CALLSEQ",
886888
SDT_AArch64TLSDescCallSeq,
887889
[SDNPOutGlue, SDNPHasChain, SDNPVariadic]>;
888890

891+
def AArch64tlsdesc_auth_callseq : SDNode<"AArch64ISD::TLSDESC_AUTH_CALLSEQ",
892+
SDT_AArch64TLSDescAuthCallSeq,
893+
[SDNPInGlue, SDNPOutGlue, SDNPHasChain,
894+
SDNPVariadic]>;
889895

890896
def AArch64WrapperLarge : SDNode<"AArch64ISD::WrapperLarge",
891897
SDT_AArch64WrapperLarge>;
@@ -3315,8 +3321,16 @@ def TLSDESC_CALLSEQ
33153321
: Pseudo<(outs), (ins i64imm:$sym),
33163322
[(AArch64tlsdesc_callseq tglobaltlsaddr:$sym)]>,
33173323
Sched<[WriteI, WriteLD, WriteI, WriteBrReg]>;
3324+
let isCall = 1, Defs = [NZCV, LR, X0, X16], hasSideEffects = 1, Size = 16,
3325+
isCodeGenOnly = 1 in
3326+
def TLSDESC_AUTH_CALLSEQ
3327+
: Pseudo<(outs), (ins i64imm:$sym),
3328+
[(AArch64tlsdesc_auth_callseq tglobaltlsaddr:$sym)]>,
3329+
Sched<[WriteI, WriteLD, WriteI, WriteBrReg]>;
33183330
def : Pat<(AArch64tlsdesc_callseq texternalsym:$sym),
33193331
(TLSDESC_CALLSEQ texternalsym:$sym)>;
3332+
def : Pat<(AArch64tlsdesc_auth_callseq texternalsym:$sym),
3333+
(TLSDESC_AUTH_CALLSEQ texternalsym:$sym)>;
33203334

33213335
//===----------------------------------------------------------------------===//
33223336
// Conditional branch (immediate) instruction.

llvm/lib/Target/AArch64/AArch64MCInstLower.cpp

Lines changed: 19 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -194,12 +194,16 @@ MCOperand AArch64MCInstLower::lowerSymbolOperandELF(const MachineOperand &MO,
194194
} else if (MO.getTargetFlags() & AArch64II::MO_TLS) {
195195
TLSModel::Model Model;
196196
if (MO.isGlobal()) {
197-
const GlobalValue *GV = MO.getGlobal();
198-
Model = Printer.TM.getTLSModel(GV);
199-
if (!EnableAArch64ELFLocalDynamicTLSGeneration &&
200-
Model == TLSModel::LocalDynamic)
197+
const MachineFunction *MF = MO.getParent()->getParent()->getParent();
198+
if (MF->getInfo<AArch64FunctionInfo>()->hasELFSignedGOT()) {
201199
Model = TLSModel::GeneralDynamic;
202-
200+
} else {
201+
const GlobalValue *GV = MO.getGlobal();
202+
Model = Printer.TM.getTLSModel(GV);
203+
if (!EnableAArch64ELFLocalDynamicTLSGeneration &&
204+
Model == TLSModel::LocalDynamic)
205+
Model = TLSModel::GeneralDynamic;
206+
}
203207
} else {
204208
assert(MO.isSymbol() &&
205209
StringRef(MO.getSymbolName()) == "_TLS_MODULE_BASE_" &&
@@ -218,10 +222,18 @@ MCOperand AArch64MCInstLower::lowerSymbolOperandELF(const MachineOperand &MO,
218222
case TLSModel::LocalDynamic:
219223
RefFlags |= AArch64MCExpr::VK_DTPREL;
220224
break;
221-
case TLSModel::GeneralDynamic:
222-
RefFlags |= AArch64MCExpr::VK_TLSDESC;
225+
case TLSModel::GeneralDynamic: {
226+
// TODO: it's probably better to introduce MO_TLS_AUTH or smth and avoid
227+
// running hasELFSignedGOT() every time, but existing flags already
228+
// cover all 12 bits of SubReg_TargetFlags field in MachineOperand, and
229+
// making the field wider breaks static assertions.
230+
const MachineFunction *MF = MO.getParent()->getParent()->getParent();
231+
RefFlags |= MF->getInfo<AArch64FunctionInfo>()->hasELFSignedGOT()
232+
? AArch64MCExpr::VK_TLSDESC_AUTH
233+
: AArch64MCExpr::VK_TLSDESC;
223234
break;
224235
}
236+
}
225237
} else if (MO.getTargetFlags() & AArch64II::MO_PREL) {
226238
RefFlags |= AArch64MCExpr::VK_PREL;
227239
} else {

llvm/lib/Target/AArch64/AsmParser/AArch64AsmParser.cpp

Lines changed: 58 additions & 51 deletions
Original file line numberDiff line numberDiff line change
@@ -904,6 +904,7 @@ class AArch64Operand : public MCParsedAsmOperand {
904904
ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC ||
905905
ELFRefKind == AArch64MCExpr::VK_GOTTPREL_LO12_NC ||
906906
ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12 ||
907+
ELFRefKind == AArch64MCExpr::VK_TLSDESC_AUTH_LO12 ||
907908
ELFRefKind == AArch64MCExpr::VK_SECREL_LO12 ||
908909
ELFRefKind == AArch64MCExpr::VK_SECREL_HI12 ||
909910
ELFRefKind == AArch64MCExpr::VK_GOT_PAGE_LO15) {
@@ -1021,6 +1022,7 @@ class AArch64Operand : public MCParsedAsmOperand {
10211022
ELFRefKind == AArch64MCExpr::VK_TPREL_LO12 ||
10221023
ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC ||
10231024
ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12 ||
1025+
ELFRefKind == AArch64MCExpr::VK_TLSDESC_AUTH_LO12 ||
10241026
ELFRefKind == AArch64MCExpr::VK_SECREL_HI12 ||
10251027
ELFRefKind == AArch64MCExpr::VK_SECREL_LO12;
10261028
}
@@ -3314,7 +3316,8 @@ ParseStatus AArch64AsmParser::tryParseAdrpLabel(OperandVector &Operands) {
33143316
ELFRefKind != AArch64MCExpr::VK_GOT_AUTH_PAGE &&
33153317
ELFRefKind != AArch64MCExpr::VK_GOT_PAGE_LO15 &&
33163318
ELFRefKind != AArch64MCExpr::VK_GOTTPREL_PAGE &&
3317-
ELFRefKind != AArch64MCExpr::VK_TLSDESC_PAGE) {
3319+
ELFRefKind != AArch64MCExpr::VK_TLSDESC_PAGE &&
3320+
ELFRefKind != AArch64MCExpr::VK_TLSDESC_AUTH_PAGE) {
33183321
// The operand must be an @page or @gotpage qualified symbolref.
33193322
return Error(S, "page or gotpage label reference expected");
33203323
}
@@ -4398,56 +4401,59 @@ bool AArch64AsmParser::parseSymbolicImmVal(const MCExpr *&ImmVal) {
43984401
return TokError("expect relocation specifier in operand after ':'");
43994402

44004403
std::string LowerCase = getTok().getIdentifier().lower();
4401-
RefKind = StringSwitch<AArch64MCExpr::VariantKind>(LowerCase)
4402-
.Case("lo12", AArch64MCExpr::VK_LO12)
4403-
.Case("abs_g3", AArch64MCExpr::VK_ABS_G3)
4404-
.Case("abs_g2", AArch64MCExpr::VK_ABS_G2)
4405-
.Case("abs_g2_s", AArch64MCExpr::VK_ABS_G2_S)
4406-
.Case("abs_g2_nc", AArch64MCExpr::VK_ABS_G2_NC)
4407-
.Case("abs_g1", AArch64MCExpr::VK_ABS_G1)
4408-
.Case("abs_g1_s", AArch64MCExpr::VK_ABS_G1_S)
4409-
.Case("abs_g1_nc", AArch64MCExpr::VK_ABS_G1_NC)
4410-
.Case("abs_g0", AArch64MCExpr::VK_ABS_G0)
4411-
.Case("abs_g0_s", AArch64MCExpr::VK_ABS_G0_S)
4412-
.Case("abs_g0_nc", AArch64MCExpr::VK_ABS_G0_NC)
4413-
.Case("prel_g3", AArch64MCExpr::VK_PREL_G3)
4414-
.Case("prel_g2", AArch64MCExpr::VK_PREL_G2)
4415-
.Case("prel_g2_nc", AArch64MCExpr::VK_PREL_G2_NC)
4416-
.Case("prel_g1", AArch64MCExpr::VK_PREL_G1)
4417-
.Case("prel_g1_nc", AArch64MCExpr::VK_PREL_G1_NC)
4418-
.Case("prel_g0", AArch64MCExpr::VK_PREL_G0)
4419-
.Case("prel_g0_nc", AArch64MCExpr::VK_PREL_G0_NC)
4420-
.Case("dtprel_g2", AArch64MCExpr::VK_DTPREL_G2)
4421-
.Case("dtprel_g1", AArch64MCExpr::VK_DTPREL_G1)
4422-
.Case("dtprel_g1_nc", AArch64MCExpr::VK_DTPREL_G1_NC)
4423-
.Case("dtprel_g0", AArch64MCExpr::VK_DTPREL_G0)
4424-
.Case("dtprel_g0_nc", AArch64MCExpr::VK_DTPREL_G0_NC)
4425-
.Case("dtprel_hi12", AArch64MCExpr::VK_DTPREL_HI12)
4426-
.Case("dtprel_lo12", AArch64MCExpr::VK_DTPREL_LO12)
4427-
.Case("dtprel_lo12_nc", AArch64MCExpr::VK_DTPREL_LO12_NC)
4428-
.Case("pg_hi21_nc", AArch64MCExpr::VK_ABS_PAGE_NC)
4429-
.Case("tprel_g2", AArch64MCExpr::VK_TPREL_G2)
4430-
.Case("tprel_g1", AArch64MCExpr::VK_TPREL_G1)
4431-
.Case("tprel_g1_nc", AArch64MCExpr::VK_TPREL_G1_NC)
4432-
.Case("tprel_g0", AArch64MCExpr::VK_TPREL_G0)
4433-
.Case("tprel_g0_nc", AArch64MCExpr::VK_TPREL_G0_NC)
4434-
.Case("tprel_hi12", AArch64MCExpr::VK_TPREL_HI12)
4435-
.Case("tprel_lo12", AArch64MCExpr::VK_TPREL_LO12)
4436-
.Case("tprel_lo12_nc", AArch64MCExpr::VK_TPREL_LO12_NC)
4437-
.Case("tlsdesc_lo12", AArch64MCExpr::VK_TLSDESC_LO12)
4438-
.Case("got", AArch64MCExpr::VK_GOT_PAGE)
4439-
.Case("gotpage_lo15", AArch64MCExpr::VK_GOT_PAGE_LO15)
4440-
.Case("got_lo12", AArch64MCExpr::VK_GOT_LO12)
4441-
.Case("got_auth", AArch64MCExpr::VK_GOT_AUTH_PAGE)
4442-
.Case("got_auth_lo12", AArch64MCExpr::VK_GOT_AUTH_LO12)
4443-
.Case("gottprel", AArch64MCExpr::VK_GOTTPREL_PAGE)
4444-
.Case("gottprel_lo12", AArch64MCExpr::VK_GOTTPREL_LO12_NC)
4445-
.Case("gottprel_g1", AArch64MCExpr::VK_GOTTPREL_G1)
4446-
.Case("gottprel_g0_nc", AArch64MCExpr::VK_GOTTPREL_G0_NC)
4447-
.Case("tlsdesc", AArch64MCExpr::VK_TLSDESC_PAGE)
4448-
.Case("secrel_lo12", AArch64MCExpr::VK_SECREL_LO12)
4449-
.Case("secrel_hi12", AArch64MCExpr::VK_SECREL_HI12)
4450-
.Default(AArch64MCExpr::VK_INVALID);
4404+
RefKind =
4405+
StringSwitch<AArch64MCExpr::VariantKind>(LowerCase)
4406+
.Case("lo12", AArch64MCExpr::VK_LO12)
4407+
.Case("abs_g3", AArch64MCExpr::VK_ABS_G3)
4408+
.Case("abs_g2", AArch64MCExpr::VK_ABS_G2)
4409+
.Case("abs_g2_s", AArch64MCExpr::VK_ABS_G2_S)
4410+
.Case("abs_g2_nc", AArch64MCExpr::VK_ABS_G2_NC)
4411+
.Case("abs_g1", AArch64MCExpr::VK_ABS_G1)
4412+
.Case("abs_g1_s", AArch64MCExpr::VK_ABS_G1_S)
4413+
.Case("abs_g1_nc", AArch64MCExpr::VK_ABS_G1_NC)
4414+
.Case("abs_g0", AArch64MCExpr::VK_ABS_G0)
4415+
.Case("abs_g0_s", AArch64MCExpr::VK_ABS_G0_S)
4416+
.Case("abs_g0_nc", AArch64MCExpr::VK_ABS_G0_NC)
4417+
.Case("prel_g3", AArch64MCExpr::VK_PREL_G3)
4418+
.Case("prel_g2", AArch64MCExpr::VK_PREL_G2)
4419+
.Case("prel_g2_nc", AArch64MCExpr::VK_PREL_G2_NC)
4420+
.Case("prel_g1", AArch64MCExpr::VK_PREL_G1)
4421+
.Case("prel_g1_nc", AArch64MCExpr::VK_PREL_G1_NC)
4422+
.Case("prel_g0", AArch64MCExpr::VK_PREL_G0)
4423+
.Case("prel_g0_nc", AArch64MCExpr::VK_PREL_G0_NC)
4424+
.Case("dtprel_g2", AArch64MCExpr::VK_DTPREL_G2)
4425+
.Case("dtprel_g1", AArch64MCExpr::VK_DTPREL_G1)
4426+
.Case("dtprel_g1_nc", AArch64MCExpr::VK_DTPREL_G1_NC)
4427+
.Case("dtprel_g0", AArch64MCExpr::VK_DTPREL_G0)
4428+
.Case("dtprel_g0_nc", AArch64MCExpr::VK_DTPREL_G0_NC)
4429+
.Case("dtprel_hi12", AArch64MCExpr::VK_DTPREL_HI12)
4430+
.Case("dtprel_lo12", AArch64MCExpr::VK_DTPREL_LO12)
4431+
.Case("dtprel_lo12_nc", AArch64MCExpr::VK_DTPREL_LO12_NC)
4432+
.Case("pg_hi21_nc", AArch64MCExpr::VK_ABS_PAGE_NC)
4433+
.Case("tprel_g2", AArch64MCExpr::VK_TPREL_G2)
4434+
.Case("tprel_g1", AArch64MCExpr::VK_TPREL_G1)
4435+
.Case("tprel_g1_nc", AArch64MCExpr::VK_TPREL_G1_NC)
4436+
.Case("tprel_g0", AArch64MCExpr::VK_TPREL_G0)
4437+
.Case("tprel_g0_nc", AArch64MCExpr::VK_TPREL_G0_NC)
4438+
.Case("tprel_hi12", AArch64MCExpr::VK_TPREL_HI12)
4439+
.Case("tprel_lo12", AArch64MCExpr::VK_TPREL_LO12)
4440+
.Case("tprel_lo12_nc", AArch64MCExpr::VK_TPREL_LO12_NC)
4441+
.Case("tlsdesc_lo12", AArch64MCExpr::VK_TLSDESC_LO12)
4442+
.Case("tlsdesc_auth_lo12", AArch64MCExpr::VK_TLSDESC_AUTH_LO12)
4443+
.Case("got", AArch64MCExpr::VK_GOT_PAGE)
4444+
.Case("gotpage_lo15", AArch64MCExpr::VK_GOT_PAGE_LO15)
4445+
.Case("got_lo12", AArch64MCExpr::VK_GOT_LO12)
4446+
.Case("got_auth", AArch64MCExpr::VK_GOT_AUTH_PAGE)
4447+
.Case("got_auth_lo12", AArch64MCExpr::VK_GOT_AUTH_LO12)
4448+
.Case("gottprel", AArch64MCExpr::VK_GOTTPREL_PAGE)
4449+
.Case("gottprel_lo12", AArch64MCExpr::VK_GOTTPREL_LO12_NC)
4450+
.Case("gottprel_g1", AArch64MCExpr::VK_GOTTPREL_G1)
4451+
.Case("gottprel_g0_nc", AArch64MCExpr::VK_GOTTPREL_G0_NC)
4452+
.Case("tlsdesc", AArch64MCExpr::VK_TLSDESC_PAGE)
4453+
.Case("tlsdesc_auth", AArch64MCExpr::VK_TLSDESC_AUTH_PAGE)
4454+
.Case("secrel_lo12", AArch64MCExpr::VK_SECREL_LO12)
4455+
.Case("secrel_hi12", AArch64MCExpr::VK_SECREL_HI12)
4456+
.Default(AArch64MCExpr::VK_INVALID);
44514457

44524458
if (RefKind == AArch64MCExpr::VK_INVALID)
44534459
return TokError("expect relocation specifier in operand after ':'");
@@ -5821,6 +5827,7 @@ bool AArch64AsmParser::validateInstruction(MCInst &Inst, SMLoc &IDLoc,
58215827
ELFRefKind == AArch64MCExpr::VK_TPREL_LO12 ||
58225828
ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC ||
58235829
ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12 ||
5830+
ELFRefKind == AArch64MCExpr::VK_TLSDESC_AUTH_LO12 ||
58245831
ELFRefKind == AArch64MCExpr::VK_SECREL_LO12 ||
58255832
ELFRefKind == AArch64MCExpr::VK_SECREL_HI12) &&
58265833
(Inst.getOpcode() == AArch64::ADDXri ||

llvm/lib/Target/AArch64/MCTargetDesc/AArch64ELFObjectWriter.cpp

Lines changed: 26 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -187,6 +187,15 @@ unsigned AArch64ELFObjectWriter::getRelocType(MCContext &Ctx,
187187
return R_CLS(TLSIE_ADR_GOTTPREL_PAGE21);
188188
if (SymLoc == AArch64MCExpr::VK_TLSDESC && !IsNC)
189189
return R_CLS(TLSDESC_ADR_PAGE21);
190+
if (SymLoc == AArch64MCExpr::VK_TLSDESC_AUTH && !IsNC) {
191+
if (IsILP32) {
192+
Ctx.reportError(Fixup.getLoc(),
193+
"ILP32 ADRP AUTH relocation not supported "
194+
"(LP64 eqv: AUTH_TLSDESC_ADR_PAGE21)");
195+
return ELF::R_AARCH64_NONE;
196+
}
197+
return ELF::R_AARCH64_AUTH_TLSDESC_ADR_PAGE21;
198+
}
190199
Ctx.reportError(Fixup.getLoc(),
191200
"invalid symbol kind for ADRP relocation");
192201
return ELF::R_AARCH64_NONE;
@@ -267,6 +276,15 @@ unsigned AArch64ELFObjectWriter::getRelocType(MCContext &Ctx,
267276
return R_CLS(TLSLE_ADD_TPREL_LO12);
268277
if (RefKind == AArch64MCExpr::VK_TLSDESC_LO12)
269278
return R_CLS(TLSDESC_ADD_LO12);
279+
if (RefKind == AArch64MCExpr::VK_TLSDESC_AUTH_LO12) {
280+
if (IsILP32) {
281+
Ctx.reportError(Fixup.getLoc(),
282+
"ILP32 ADD AUTH relocation not supported "
283+
"(LP64 eqv: AUTH_TLSDESC_ADD_LO12)");
284+
return ELF::R_AARCH64_NONE;
285+
}
286+
return ELF::R_AARCH64_AUTH_TLSDESC_ADD_LO12;
287+
}
270288
if (RefKind == AArch64MCExpr::VK_GOT_AUTH_LO12 && IsNC) {
271289
if (IsILP32) {
272290
Ctx.reportError(Fixup.getLoc(),
@@ -411,6 +429,14 @@ unsigned AArch64ELFObjectWriter::getRelocType(MCContext &Ctx,
411429
"TLSDESC_LD64_LO12)");
412430
return ELF::R_AARCH64_NONE;
413431
}
432+
if (SymLoc == AArch64MCExpr::VK_TLSDESC_AUTH) {
433+
if (!IsILP32)
434+
return ELF::R_AARCH64_AUTH_TLSDESC_LD64_LO12;
435+
Ctx.reportError(Fixup.getLoc(), "ILP32 64-bit load/store AUTH "
436+
"relocation not supported (LP64 eqv: "
437+
"AUTH_TLSDESC_LD64_LO12)");
438+
return ELF::R_AARCH64_NONE;
439+
}
414440
Ctx.reportError(Fixup.getLoc(),
415441
"invalid fixup for 64-bit load/store instruction");
416442
return ELF::R_AARCH64_NONE;

0 commit comments

Comments
 (0)