Skip to content

Commit 29e646f

Browse files
committed
[X86] combineConcatVectorOps - combine VROTLI/VROTRI ops
Fix issue mentioned on rGe82e17d4d4ca - non-AVX512BW targets failed to concatenate 256-bit rotations back to 512-bits (split during shuffle lowering as they don't have v32i16/v64i8 types).
1 parent 656d66f commit 29e646f

File tree

3 files changed

+26
-49
lines changed

3 files changed

+26
-49
lines changed

llvm/lib/Target/X86/X86ISelLowering.cpp

Lines changed: 14 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -45952,6 +45952,20 @@ static SDValue combineConcatVectorOps(const SDLoc &DL, MVT VT,
4595245952
return DAG.getBitcast(VT, Res);
4595345953
}
4595445954
break;
45955+
case X86ISD::VROTLI:
45956+
case X86ISD::VROTRI:
45957+
if (VT.is512BitVector() && Subtarget.useAVX512Regs() &&
45958+
llvm::all_of(Ops, [Op0](SDValue Op) {
45959+
return Op0.getOperand(1) == Op.getOperand(1);
45960+
})) {
45961+
SmallVector<SDValue, 2> Src;
45962+
for (unsigned i = 0; i != NumOps; ++i)
45963+
Src.push_back(Ops[i].getOperand(0));
45964+
return DAG.getNode(Op0.getOpcode(), DL, VT,
45965+
DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, Src),
45966+
Op0.getOperand(1));
45967+
}
45968+
break;
4595545969
case X86ISD::PACKUS:
4595645970
if (NumOps == 2 && VT.is256BitVector() && Subtarget.hasInt256()) {
4595745971
SmallVector<SDValue, 2> LHS, RHS;

llvm/test/CodeGen/X86/vector-shuffle-512-v32.ll

Lines changed: 8 additions & 24 deletions
Original file line numberDiff line numberDiff line change
@@ -198,35 +198,19 @@ define <32 x i16> @shuffle_v32i16_1_1_0_0_5_5_4_4_9_9_11_11_13_13_12_12_17_17_19
198198
}
199199

200200
define <32 x i16> @shuffle_v32i16_01_00_03_02_05_04_07_06_09_08_11_10_13_12_15_14_17_16_19_18_21_20_23_22_25_24_27_26_29_28_31_30(<32 x i16> %a) {
201-
; KNL-LABEL: shuffle_v32i16_01_00_03_02_05_04_07_06_09_08_11_10_13_12_15_14_17_16_19_18_21_20_23_22_25_24_27_26_29_28_31_30:
202-
; KNL: ## %bb.0:
203-
; KNL-NEXT: vextracti64x4 $1, %zmm0, %ymm1
204-
; KNL-NEXT: vprold $16, %zmm1, %zmm1
205-
; KNL-NEXT: vprold $16, %zmm0, %zmm0
206-
; KNL-NEXT: vinserti64x4 $1, %ymm1, %zmm0, %zmm0
207-
; KNL-NEXT: retq
208-
;
209-
; SKX-LABEL: shuffle_v32i16_01_00_03_02_05_04_07_06_09_08_11_10_13_12_15_14_17_16_19_18_21_20_23_22_25_24_27_26_29_28_31_30:
210-
; SKX: ## %bb.0:
211-
; SKX-NEXT: vprold $16, %zmm0, %zmm0
212-
; SKX-NEXT: retq
201+
; ALL-LABEL: shuffle_v32i16_01_00_03_02_05_04_07_06_09_08_11_10_13_12_15_14_17_16_19_18_21_20_23_22_25_24_27_26_29_28_31_30:
202+
; ALL: ## %bb.0:
203+
; ALL-NEXT: vprold $16, %zmm0, %zmm0
204+
; ALL-NEXT: retq
213205
%shuffle = shufflevector <32 x i16> %a, <32 x i16> undef, <32 x i32> <i32 1, i32 0, i32 3, i32 2, i32 5, i32 4, i32 7, i32 6, i32 9, i32 8, i32 11, i32 10, i32 13, i32 12, i32 15, i32 14, i32 17, i32 16, i32 19, i32 18, i32 21, i32 20, i32 23, i32 22, i32 25, i32 24, i32 27, i32 26, i32 29, i32 28, i32 31, i32 30>
214206
ret <32 x i16> %shuffle
215207
}
216208

217209
define <32 x i16> @shuffle_v32i16_03_00_01_02_07_04_05_06_11_08_09_10_15_12_13_14_19_16_17_18_23_20_21_22_27_24_25_26_31_28_29_30(<32 x i16> %a) {
218-
; KNL-LABEL: shuffle_v32i16_03_00_01_02_07_04_05_06_11_08_09_10_15_12_13_14_19_16_17_18_23_20_21_22_27_24_25_26_31_28_29_30:
219-
; KNL: ## %bb.0:
220-
; KNL-NEXT: vextracti64x4 $1, %zmm0, %ymm1
221-
; KNL-NEXT: vprolq $48, %zmm1, %zmm1
222-
; KNL-NEXT: vprolq $48, %zmm0, %zmm0
223-
; KNL-NEXT: vinserti64x4 $1, %ymm1, %zmm0, %zmm0
224-
; KNL-NEXT: retq
225-
;
226-
; SKX-LABEL: shuffle_v32i16_03_00_01_02_07_04_05_06_11_08_09_10_15_12_13_14_19_16_17_18_23_20_21_22_27_24_25_26_31_28_29_30:
227-
; SKX: ## %bb.0:
228-
; SKX-NEXT: vprolq $48, %zmm0, %zmm0
229-
; SKX-NEXT: retq
210+
; ALL-LABEL: shuffle_v32i16_03_00_01_02_07_04_05_06_11_08_09_10_15_12_13_14_19_16_17_18_23_20_21_22_27_24_25_26_31_28_29_30:
211+
; ALL: ## %bb.0:
212+
; ALL-NEXT: vprolq $48, %zmm0, %zmm0
213+
; ALL-NEXT: retq
230214
%shuffle = shufflevector <32 x i16> %a, <32 x i16> undef, <32 x i32> <i32 3, i32 0, i32 1, i32 2, i32 7, i32 4, i32 5, i32 6, i32 11, i32 8, i32 9, i32 10, i32 15, i32 12, i32 13, i32 14, i32 19, i32 16, i32 17, i32 18, i32 23, i32 20, i32 21, i32 22, i32 27, i32 24, i32 25, i32 26, i32 31, i32 28, i32 29, i32 30>
231215
ret <32 x i16> %shuffle
232216
}

llvm/test/CodeGen/X86/vector-shuffle-512-v64.ll

Lines changed: 4 additions & 25 deletions
Original file line numberDiff line numberDiff line change
@@ -200,31 +200,10 @@ define <64 x i8> @shuffle_v64i8_63_62_61_60_59_58_57_56_55_54_53_52_51_50_49_48_
200200

201201
; PR44379
202202
define <64 x i8> @shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57(<64 x i8> %a) {
203-
; AVX512F-LABEL: shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57:
204-
; AVX512F: # %bb.0:
205-
; AVX512F-NEXT: vextracti64x4 $1, %zmm0, %ymm1
206-
; AVX512F-NEXT: vprolq $16, %zmm1, %zmm1
207-
; AVX512F-NEXT: vprolq $16, %zmm0, %zmm0
208-
; AVX512F-NEXT: vinserti64x4 $1, %ymm1, %zmm0, %zmm0
209-
; AVX512F-NEXT: retq
210-
;
211-
; AVX512BW-LABEL: shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57:
212-
; AVX512BW: # %bb.0:
213-
; AVX512BW-NEXT: vprolq $16, %zmm0, %zmm0
214-
; AVX512BW-NEXT: retq
215-
;
216-
; AVX512DQ-LABEL: shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57:
217-
; AVX512DQ: # %bb.0:
218-
; AVX512DQ-NEXT: vextracti64x4 $1, %zmm0, %ymm1
219-
; AVX512DQ-NEXT: vprolq $16, %zmm1, %zmm1
220-
; AVX512DQ-NEXT: vprolq $16, %zmm0, %zmm0
221-
; AVX512DQ-NEXT: vinserti64x4 $1, %ymm1, %zmm0, %zmm0
222-
; AVX512DQ-NEXT: retq
223-
;
224-
; AVX512VBMI-LABEL: shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57:
225-
; AVX512VBMI: # %bb.0:
226-
; AVX512VBMI-NEXT: vprolq $16, %zmm0, %zmm0
227-
; AVX512VBMI-NEXT: retq
203+
; ALL-LABEL: shuffle_v64i8_02_03_04_05_06_07_00_01_10_11_12_13_14_15_08_09_18_19_20_21_22_23_16_17_26_27_28_29_30_31_24_25_34_35_36_37_38_39_32_33_42_43_44_45_46_47_40_41_50_51_52_53_54_55_48_49_58_59_60_61_62_63_56_57:
204+
; ALL: # %bb.0:
205+
; ALL-NEXT: vprolq $16, %zmm0, %zmm0
206+
; ALL-NEXT: retq
228207
%shuffle = shufflevector <64 x i8> %a, <64 x i8> undef, <64 x i32> <i32 2, i32 3, i32 4, i32 5, i32 6, i32 7, i32 0, i32 1, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15, i32 8, i32 9, i32 18, i32 19, i32 20, i32 21, i32 22, i32 23, i32 16, i32 17, i32 26, i32 27, i32 28, i32 29, i32 30, i32 31, i32 24, i32 25, i32 34, i32 35, i32 36, i32 37, i32 38, i32 39, i32 32, i32 33, i32 42, i32 43, i32 44, i32 45, i32 46, i32 47, i32 40, i32 41, i32 50, i32 51, i32 52, i32 53, i32 54, i32 55, i32 48, i32 49, i32 58, i32 59, i32 60, i32 61, i32 62, i32 63, i32 56, i32 57>
229208
ret <64 x i8> %shuffle
230209
}

0 commit comments

Comments
 (0)