@@ -508,12 +508,13 @@ let OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue
508
508
defm: Ternary_i16_Pats_gfx9<mul, add, V_MAD_U16_gfx9_e64>;
509
509
} // End OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue16BitInsts
510
510
511
- class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
511
+ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2, bit op1IsRight = 0 > : PatFrag<
512
512
(ops node:$x, node:$y, node:$z),
513
513
// When the inner operation is used multiple times, selecting 3-op
514
514
// instructions may still be beneficial -- if the other users can be
515
515
// combined similarly. Let's be conservative for now.
516
- (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z),
516
+ !if(op1IsRight, (op2 node:$z, (HasOneUseBinOp<op1> node:$x, node:$y)),
517
+ (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z)),
517
518
[{
518
519
// Only use VALU ops when the result is divergent.
519
520
if (!N->isDivergent())
@@ -540,7 +541,10 @@ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
540
541
let PredicateCodeUsesOperands = 1;
541
542
}
542
543
543
- class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2> : ThreeOpFragSDAG<op1, op2> {
544
+ // Matches (op2 (op1 x, y), z) if op1IsRight = 0 and
545
+ // matches (op2 z, (op1, x, y)) if op1IsRight = 1.
546
+ class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2,
547
+ bit op1IsRight = 0> : ThreeOpFragSDAG<op1, op2, op1IsRight> {
544
548
// The divergence predicate is irrelevant in GlobalISel, as we have
545
549
// proper register bank checks. We just need to verify the constant
546
550
// bus restriction when all the sources are considered.
@@ -830,12 +834,19 @@ def : GCNPat<
830
834
(DivergentBinFrag<mul> i32:$src0, IsPow2Plus1:$src1),
831
835
(V_LSHL_ADD_U32_e64 i32:$src0, (i32 (Log2_32 imm:$src1)), i32:$src0)>;
832
836
833
- let SubtargetPredicate = HasLshlAddU64Inst in
837
+ let SubtargetPredicate = HasLshlAddU64Inst in {
834
838
def : GCNPat<
835
839
(ThreeOpFrag<shl_0_to_4, add> i64:$src0, i32:$src1, i64:$src2),
836
840
(V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
837
841
>;
838
842
843
+ def : GCNPat <
844
+ // (ptradd z, (shl x, y)) -> ((x << y) + z)
845
+ (ThreeOpFrag<shl_0_to_4, ptradd, /*op1IsRight=*/1> i64:$src0, i32:$src1, i64:$src2),
846
+ (V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
847
+ >;
848
+ } // End SubtargetPredicate = HasLshlAddU64Inst
849
+
839
850
def : VOPBinOpClampPat<saddsat, V_ADD_I32_e64, i32>;
840
851
def : VOPBinOpClampPat<ssubsat, V_SUB_I32_e64, i32>;
841
852
@@ -904,19 +915,24 @@ multiclass IMAD32_Pats <VOP3_Pseudo inst> {
904
915
905
916
// Handle cases where amdgpu-codegenprepare-mul24 made a mul24 instead of a normal mul.
906
917
// We need to separate this because otherwise OtherPredicates would be overriden.
907
- class IMAD32_Mul24_Pat<VOP3_Pseudo inst>: GCNPat <
908
- (i64 (add (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2)),
909
- (inst $src0, $src1, $src2, 0 /* clamp */)
910
- >;
918
+ class IMAD32_Mul24_Pats_Impl<VOP3_Pseudo inst, SDPatternOperator AddOp, bit mulIsRight = 0> : GCNPat <
919
+ !if(mulIsRight, (i64 (AddOp i64:$src2, (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)))),
920
+ (i64 (AddOp (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2))),
921
+ (inst $src0, $src1, $src2, 0 /* clamp */)>;
922
+
923
+ multiclass IMAD32_Mul24_Pats<VOP3_Pseudo inst> {
924
+ def : IMAD32_Mul24_Pats_Impl<inst, add>;
925
+ def : IMAD32_Mul24_Pats_Impl<inst, ptradd, /*mulIsRight=*/1>;
926
+ }
911
927
912
928
// exclude pre-GFX9 where it was slow
913
929
let OtherPredicates = [HasNotMADIntraFwdBug], SubtargetPredicate = isGFX9Plus in {
914
930
defm : IMAD32_Pats<V_MAD_U64_U32_e64>;
915
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_e64>;
931
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_e64>;
916
932
}
917
933
let OtherPredicates = [HasMADIntraFwdBug], SubtargetPredicate = isGFX11Only in {
918
934
defm : IMAD32_Pats<V_MAD_U64_U32_gfx11_e64>;
919
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_gfx11_e64>;
935
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_gfx11_e64>;
920
936
}
921
937
922
938
def VOP3_PERMLANE_Profile : VOP3_Profile<VOPProfile <[i32, i32, i32, i32]>, VOP3_OPSEL> {
0 commit comments