|
| 1 | +; NOTE: Assertions have been autogenerated by utils/update_test_checks.py |
| 2 | +; RUN: opt -passes="loop-vectorize" -force-vector-interleave=1 -force-vector-width=4 -S < %s | FileCheck %s |
| 3 | + |
| 4 | +define void @uitofp_preserve_nneg(ptr %result, i32 %size, float %y) { |
| 5 | +; CHECK-LABEL: @uitofp_preserve_nneg( |
| 6 | +; CHECK-NEXT: entry: |
| 7 | +; CHECK-NEXT: br i1 false, label [[FOR_BODY_PREHEADER4:%.*]], label [[VECTOR_PH:%.*]] |
| 8 | +; CHECK: vector.ph: |
| 9 | +; CHECK-NEXT: [[BROADCAST_SPLATINSERT2:%.*]] = insertelement <4 x float> poison, float [[Y:%.*]], i64 0 |
| 10 | +; CHECK-NEXT: [[BROADCAST_SPLAT3:%.*]] = shufflevector <4 x float> [[BROADCAST_SPLATINSERT2]], <4 x float> poison, <4 x i32> zeroinitializer |
| 11 | +; CHECK-NEXT: br label [[VECTOR_BODY:%.*]] |
| 12 | +; CHECK: vector.body: |
| 13 | +; CHECK-NEXT: [[INDEX1:%.*]] = phi i32 [ 0, [[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], [[VECTOR_BODY]] ] |
| 14 | +; CHECK-NEXT: [[VEC_IND:%.*]] = phi <4 x i32> [ <i32 0, i32 1, i32 2, i32 3>, [[VECTOR_PH]] ], [ [[VEC_IND_NEXT:%.*]], [[VECTOR_BODY]] ] |
| 15 | +; CHECK-NEXT: [[TMP1:%.*]] = add i32 [[INDEX1]], 0 |
| 16 | +; CHECK-NEXT: [[TMP0:%.*]] = uitofp <4 x i32> [[VEC_IND]] to <4 x float> |
| 17 | +; CHECK-NEXT: [[TMP3:%.*]] = fmul <4 x float> [[TMP0]], [[BROADCAST_SPLAT3]] |
| 18 | +; CHECK-NEXT: [[INDEX:%.*]] = zext nneg i32 [[TMP1]] to i64 |
| 19 | +; CHECK-NEXT: [[TMP2:%.*]] = getelementptr inbounds float, ptr [[RESULT:%.*]], i64 [[INDEX]] |
| 20 | +; CHECK-NEXT: [[TMP7:%.*]] = getelementptr inbounds float, ptr [[TMP2]], i32 0 |
| 21 | +; CHECK-NEXT: store <4 x float> [[TMP3]], ptr [[TMP7]], align 4 |
| 22 | +; CHECK-NEXT: [[INDEX_NEXT]] = add nuw i32 [[INDEX1]], 4 |
| 23 | +; CHECK-NEXT: [[VEC_IND_NEXT]] = add <4 x i32> [[VEC_IND]], splat (i32 4) |
| 24 | +; CHECK-NEXT: [[TMP6:%.*]] = icmp eq i32 [[INDEX_NEXT]], 256 |
| 25 | +; CHECK-NEXT: br i1 [[TMP6]], label [[MIDDLE_BLOCK:%.*]], label [[VECTOR_BODY]], !llvm.loop [[LOOP0:![0-9]+]] |
| 26 | +; CHECK: middle.block: |
| 27 | +; CHECK-NEXT: br i1 true, label [[FOR_EXIT:%.*]], label [[FOR_BODY_PREHEADER4]] |
| 28 | +; CHECK: scalar.ph: |
| 29 | +; CHECK-NEXT: [[BC_RESUME_VAL:%.*]] = phi i32 [ 256, [[MIDDLE_BLOCK]] ], [ 0, [[ENTRY:%.*]] ] |
| 30 | +; CHECK-NEXT: br label [[FOR_BODY:%.*]] |
| 31 | +; CHECK: for.body: |
| 32 | +; CHECK-NEXT: [[TMP4:%.*]] = phi i32 [ [[BC_RESUME_VAL]], [[FOR_BODY_PREHEADER4]] ], [ [[INC:%.*]], [[FOR_BODY]] ] |
| 33 | +; CHECK-NEXT: [[CONV:%.*]] = uitofp nneg i32 [[TMP4]] to float |
| 34 | +; CHECK-NEXT: [[TMP5:%.*]] = fmul float [[CONV]], [[Y]] |
| 35 | +; CHECK-NEXT: [[INDVARS_IV:%.*]] = zext nneg i32 [[TMP4]] to i64 |
| 36 | +; CHECK-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds float, ptr [[RESULT]], i64 [[INDVARS_IV]] |
| 37 | +; CHECK-NEXT: store float [[TMP5]], ptr [[ARRAYIDX]], align 4 |
| 38 | +; CHECK-NEXT: [[INC]] = add nuw nsw i32 [[TMP4]], 1 |
| 39 | +; CHECK-NEXT: [[CMP:%.*]] = icmp slt i32 [[INC]], 256 |
| 40 | +; CHECK-NEXT: br i1 [[CMP]], label [[FOR_BODY]], label [[FOR_EXIT]], !llvm.loop [[LOOP3:![0-9]+]] |
| 41 | +; CHECK: for.exit: |
| 42 | +; CHECK-NEXT: ret void |
| 43 | +; |
| 44 | +entry: |
| 45 | + br label %for.body |
| 46 | + |
| 47 | +for.body: |
| 48 | + %iv = phi i32 [ 0, %entry ], [ %inc, %for.body ] |
| 49 | + %conv = uitofp nneg i32 %iv to float |
| 50 | + %val = fmul float %conv, %y |
| 51 | + %idxprom = zext nneg i32 %iv to i64 |
| 52 | + %arrayidx = getelementptr inbounds float, ptr %result, i64 %idxprom |
| 53 | + store float %val, ptr %arrayidx, align 4 |
| 54 | + %inc = add nuw nsw i32 %iv, 1 |
| 55 | + %cmp = icmp slt i32 %inc, 256 |
| 56 | + br i1 %cmp, label %for.body, label %for.exit |
| 57 | + |
| 58 | +for.exit: |
| 59 | + ret void |
| 60 | +} |
0 commit comments