Skip to content

Commit 5d8fb1f

Browse files
committed
fixup: format definitions
1 parent 37e909e commit 5d8fb1f

File tree

1 file changed

+3
-3
lines changed

1 file changed

+3
-3
lines changed

llvm/lib/Target/AArch64/AArch64RegisterInfo.td

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -1010,9 +1010,9 @@ class PPRorPNRClass : RegisterClass<
10101010
(add PPR, PNR)> {
10111011
let Size = 16;
10121012
}
1013-
def PPRorPNR : PPRorPNRClass;
1014-
def PPRorPNRAsmOpAny : PPRAsmOperand<"PPRorPNRAny", "PPRorPNR", 0>;
1015-
def PPRorPNRAny : PPRRegOp<"", PPRorPNRAsmOpAny, ElementSizeNone, PPRorPNR>;
1013+
def PPRorPNR : PPRorPNRClass;
1014+
def PPRorPNRAsmOpAny : PPRAsmOperand<"PPRorPNRAny", "PPRorPNR", 0>;
1015+
def PPRorPNRAny : PPRRegOp<"", PPRorPNRAsmOpAny, ElementSizeNone, PPRorPNR>;
10161016

10171017
// Pairs of SVE predicate vector registers.
10181018
def PSeqPairs : RegisterTuples<[psub0, psub1], [(rotl PPR, 0), (rotl PPR, 1)]>;

0 commit comments

Comments
 (0)