Skip to content

Commit 65cd443

Browse files
committed
AS
1 parent 83f4fa7 commit 65cd443

File tree

2 files changed

+4
-4
lines changed

2 files changed

+4
-4
lines changed

llvm/lib/CodeGen/VirtRegMap.cpp

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -313,6 +313,7 @@ VirtRegRewriterPass::run(MachineFunction &MF,
313313
VirtRegRewriter R(ClearVirtRegs, &Indexes, &LIS, &LRM, &VRM, &DebugVars);
314314
if (!R.run(MF))
315315
return PreservedAnalyses::all();
316+
316317
auto PA = getMachineFunctionPassPreservedAnalyses();
317318
PA.preserveSet<CFGAnalyses>();
318319
PA.preserve<LiveIntervalsAnalysis>();
@@ -773,10 +774,9 @@ void VirtRegRewriter::rewrite() {
773774

774775
void VirtRegRewriterPass::printPipeline(
775776
raw_ostream &OS, function_ref<StringRef(StringRef)>) const {
776-
OS << "virt-reg-rewriter<";
777+
OS << "virt-reg-rewriter";
777778
if (!ClearVirtRegs)
778-
OS << "no-";
779-
OS << "clear-vregs>";
779+
OS << "<no-clear-vregs>";
780780
}
781781

782782
FunctionPass *llvm::createVirtRegRewriter(bool ClearVirtRegs) {

llvm/test/CodeGen/AMDGPU/alloc-aligned-tuples-gfx90a.mir

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,6 +1,6 @@
11
# RUN: llc -mtriple=amdgcn -mcpu=gfx90a -start-before=greedy,0 -stop-after=virtregrewriter,2 -verify-machineinstrs -o - %s | FileCheck --check-prefixes=GCN,GFX90A %s
22

3-
# RUN: llc -enable-new-pm -mtriple=amdgcn -mcpu=gfx90a -start-before=greedy,0 -stop-after=virtregrewriter,2 -verify-machineinstrs -o - %s | FileCheck --check-prefixes=GCN,GFX90A %s
3+
# RUN: llc -enable-new-pm -mtriple=amdgcn -mcpu=gfx90a -start-before=greedy,0 -stop-after=virt-reg-rewriter,2 -o - %s | FileCheck --check-prefixes=GCN,GFX90A %s
44
# Using the unaligned vector tuples are OK as long as they aren't used
55
# in a real instruction.
66

0 commit comments

Comments
 (0)