Skip to content

Commit 686600b

Browse files
committed
[LV] Add test showing missed removal of implied predicate.
Tests for #93397
1 parent c42c320 commit 686600b

File tree

1 file changed

+108
-0
lines changed

1 file changed

+108
-0
lines changed

llvm/test/Transforms/LoopVectorize/scev-predicate-reasoning.ll

Lines changed: 108 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -149,3 +149,111 @@ for.cond: ; preds = %for.body, %entry
149149
for.end: ; preds = %for.cond
150150
ret void
151151
}
152+
153+
@h = global i64 0
154+
155+
; TODO: Currently we generate SCEV check code for the same predicate twice.
156+
define void @implied_wrap_predicate(ptr %A, ptr %B, ptr %C) {
157+
; CHECK-LABEL: define void @implied_wrap_predicate
158+
; CHECK-SAME: (ptr [[A:%.*]], ptr [[B:%.*]], ptr [[C:%.*]]) {
159+
; CHECK-NEXT: entry:
160+
; CHECK-NEXT: [[A3:%.*]] = ptrtoint ptr [[A]] to i64
161+
; CHECK-NEXT: [[C2:%.*]] = ptrtoint ptr [[C]] to i64
162+
; CHECK-NEXT: [[A1:%.*]] = ptrtoint ptr [[A]] to i64
163+
; CHECK-NEXT: [[TMP0:%.*]] = add i64 [[A3]], 16
164+
; CHECK-NEXT: [[UMAX4:%.*]] = call i64 @llvm.umax.i64(i64 [[TMP0]], i64 add (i64 ptrtoint (ptr @h to i64), i64 1))
165+
; CHECK-NEXT: [[TMP1:%.*]] = add i64 [[UMAX4]], -9
166+
; CHECK-NEXT: [[TMP2:%.*]] = sub i64 [[TMP1]], [[A3]]
167+
; CHECK-NEXT: [[TMP3:%.*]] = lshr i64 [[TMP2]], 3
168+
; CHECK-NEXT: [[TMP4:%.*]] = add nuw nsw i64 [[TMP3]], 1
169+
; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ult i64 [[TMP4]], 4
170+
; CHECK-NEXT: br i1 [[MIN_ITERS_CHECK]], label [[SCALAR_PH:%.*]], label [[VECTOR_SCEVCHECK:%.*]]
171+
; CHECK: vector.scevcheck:
172+
; CHECK-NEXT: [[TMP5:%.*]] = add i64 [[A1]], 16
173+
; CHECK-NEXT: [[UMAX:%.*]] = call i64 @llvm.umax.i64(i64 [[TMP5]], i64 add (i64 ptrtoint (ptr @h to i64), i64 1))
174+
; CHECK-NEXT: [[TMP6:%.*]] = add i64 [[UMAX]], -9
175+
; CHECK-NEXT: [[TMP7:%.*]] = sub i64 [[TMP6]], [[A1]]
176+
; CHECK-NEXT: [[TMP8:%.*]] = lshr i64 [[TMP7]], 3
177+
; CHECK-NEXT: [[TMP9:%.*]] = trunc i64 [[TMP8]] to i16
178+
; CHECK-NEXT: [[TMP10:%.*]] = add i16 1, [[TMP9]]
179+
; CHECK-NEXT: [[TMP11:%.*]] = icmp ult i16 [[TMP10]], 1
180+
; CHECK-NEXT: [[TMP12:%.*]] = icmp ugt i64 [[TMP8]], 65535
181+
; CHECK-NEXT: [[TMP13:%.*]] = or i1 [[TMP11]], [[TMP12]]
182+
; CHECK-NEXT: [[TMP14:%.*]] = trunc i64 [[TMP8]] to i16
183+
; CHECK-NEXT: [[TMP15:%.*]] = add i16 2, [[TMP14]]
184+
; CHECK-NEXT: [[TMP16:%.*]] = icmp ult i16 [[TMP15]], 2
185+
; CHECK-NEXT: [[TMP17:%.*]] = icmp ugt i64 [[TMP8]], 65535
186+
; CHECK-NEXT: [[TMP18:%.*]] = or i1 [[TMP16]], [[TMP17]]
187+
; CHECK-NEXT: [[TMP19:%.*]] = trunc i64 [[TMP8]] to i16
188+
; CHECK-NEXT: [[TMP20:%.*]] = add i16 1, [[TMP19]]
189+
; CHECK-NEXT: [[TMP21:%.*]] = icmp ult i16 [[TMP20]], 1
190+
; CHECK-NEXT: [[TMP22:%.*]] = icmp ugt i64 [[TMP8]], 65535
191+
; CHECK-NEXT: [[TMP23:%.*]] = or i1 [[TMP21]], [[TMP22]]
192+
; CHECK-NEXT: [[TMP24:%.*]] = or i1 [[TMP13]], [[TMP18]]
193+
; CHECK-NEXT: [[TMP25:%.*]] = or i1 [[TMP24]], [[TMP23]]
194+
; CHECK-NEXT: br i1 [[TMP25]], label [[SCALAR_PH]], label [[VECTOR_MEMCHECK:%.*]]
195+
; CHECK: vector.memcheck:
196+
; CHECK-NEXT: [[TMP26:%.*]] = sub i64 [[C2]], [[A3]]
197+
; CHECK-NEXT: [[DIFF_CHECK:%.*]] = icmp ult i64 [[TMP26]], 32
198+
; CHECK-NEXT: br i1 [[DIFF_CHECK]], label [[SCALAR_PH]], label [[VECTOR_PH:%.*]]
199+
; CHECK: vector.ph:
200+
; CHECK-NEXT: [[N_MOD_VF:%.*]] = urem i64 [[TMP4]], 4
201+
; CHECK-NEXT: [[N_VEC:%.*]] = sub i64 [[TMP4]], [[N_MOD_VF]]
202+
; CHECK-NEXT: [[DOTCAST:%.*]] = trunc i64 [[N_VEC]] to i16
203+
; CHECK-NEXT: [[IND_END:%.*]] = add i16 1, [[DOTCAST]]
204+
; CHECK-NEXT: [[IND_END5:%.*]] = add i64 1, [[N_VEC]]
205+
; CHECK-NEXT: br label [[VECTOR_BODY:%.*]]
206+
; CHECK: vector.body:
207+
; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, [[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], [[VECTOR_BODY]] ]
208+
; CHECK-NEXT: [[OFFSET_IDX:%.*]] = add i64 1, [[INDEX]]
209+
; CHECK-NEXT: [[TMP27:%.*]] = add i64 [[OFFSET_IDX]], 0
210+
; CHECK-NEXT: [[TMP28:%.*]] = getelementptr i64, ptr [[A]], i64 [[TMP27]]
211+
; CHECK-NEXT: [[TMP29:%.*]] = getelementptr i64, ptr [[TMP28]], i32 0
212+
; CHECK-NEXT: store <4 x i64> zeroinitializer, ptr [[TMP29]], align 4
213+
; CHECK-NEXT: [[TMP30:%.*]] = getelementptr i64, ptr [[C]], i64 [[TMP27]]
214+
; CHECK-NEXT: [[TMP31:%.*]] = getelementptr i64, ptr [[TMP30]], i32 0
215+
; CHECK-NEXT: store <4 x i64> zeroinitializer, ptr [[TMP31]], align 4
216+
; CHECK-NEXT: [[INDEX_NEXT]] = add nuw i64 [[INDEX]], 4
217+
; CHECK-NEXT: [[TMP32:%.*]] = icmp eq i64 [[INDEX_NEXT]], [[N_VEC]]
218+
; CHECK-NEXT: br i1 [[TMP32]], label [[MIDDLE_BLOCK:%.*]], label [[VECTOR_BODY]], !llvm.loop [[LOOP6:![0-9]+]]
219+
; CHECK: middle.block:
220+
; CHECK-NEXT: [[CMP_N:%.*]] = icmp eq i64 [[TMP4]], [[N_VEC]]
221+
; CHECK-NEXT: br i1 [[CMP_N]], label [[EXIT:%.*]], label [[SCALAR_PH]]
222+
; CHECK: scalar.ph:
223+
; CHECK-NEXT: [[BC_RESUME_VAL:%.*]] = phi i16 [ [[IND_END]], [[MIDDLE_BLOCK]] ], [ 1, [[ENTRY:%.*]] ], [ 1, [[VECTOR_SCEVCHECK]] ], [ 1, [[VECTOR_MEMCHECK]] ]
224+
; CHECK-NEXT: [[BC_RESUME_VAL6:%.*]] = phi i64 [ [[IND_END5]], [[MIDDLE_BLOCK]] ], [ 1, [[ENTRY]] ], [ 1, [[VECTOR_SCEVCHECK]] ], [ 1, [[VECTOR_MEMCHECK]] ]
225+
; CHECK-NEXT: br label [[LOOP:%.*]]
226+
; CHECK: loop:
227+
; CHECK-NEXT: [[IV:%.*]] = phi i16 [ [[BC_RESUME_VAL]], [[SCALAR_PH]] ], [ [[IV_NEXT:%.*]], [[LOOP]] ]
228+
; CHECK-NEXT: [[IV_EXT:%.*]] = phi i64 [ [[BC_RESUME_VAL6]], [[SCALAR_PH]] ], [ [[IV_EXT_NEXT:%.*]], [[LOOP]] ]
229+
; CHECK-NEXT: [[GEP_A:%.*]] = getelementptr i64, ptr [[A]], i64 [[IV_EXT]]
230+
; CHECK-NEXT: store i64 0, ptr [[GEP_A]], align 4
231+
; CHECK-NEXT: [[GEP_C:%.*]] = getelementptr i64, ptr [[C]], i64 [[IV_EXT]]
232+
; CHECK-NEXT: store i64 0, ptr [[GEP_C]], align 4
233+
; CHECK-NEXT: [[IV_NEXT]] = add i16 [[IV]], 1
234+
; CHECK-NEXT: [[IV_EXT_NEXT]] = zext i16 [[IV_NEXT]] to i64
235+
; CHECK-NEXT: [[GEP:%.*]] = getelementptr i64, ptr [[A]], i64 [[IV_EXT_NEXT]]
236+
; CHECK-NEXT: [[CMP:%.*]] = icmp ugt ptr [[GEP]], @h
237+
; CHECK-NEXT: br i1 [[CMP]], label [[EXIT]], label [[LOOP]], !llvm.loop [[LOOP7:![0-9]+]]
238+
; CHECK: exit:
239+
; CHECK-NEXT: ret void
240+
;
241+
entry:
242+
br label %loop
243+
244+
loop:
245+
%iv = phi i16 [ 1, %entry ], [ %iv.next, %loop ]
246+
%iv.ext = phi i64 [ 1, %entry ], [ %iv.ext.next, %loop ]
247+
%gep.A = getelementptr i64, ptr %A, i64 %iv.ext
248+
store i64 0, ptr %gep.A
249+
%gep.C = getelementptr i64, ptr %C, i64 %iv.ext
250+
store i64 0, ptr %gep.C
251+
%iv.next = add i16 %iv, 1
252+
%iv.ext.next = zext i16 %iv.next to i64
253+
%gep = getelementptr i64, ptr %A, i64 %iv.ext.next
254+
%cmp = icmp ugt ptr %gep, @h
255+
br i1 %cmp, label %exit, label %loop
256+
257+
exit:
258+
ret void
259+
}

0 commit comments

Comments
 (0)