Skip to content

Commit 6de0b17

Browse files
committed
clang-format
1 parent 11f6cae commit 6de0b17

File tree

1 file changed

+7
-5
lines changed

1 file changed

+7
-5
lines changed

llvm/lib/Target/RISCV/RISCVVectorPeephole.cpp

Lines changed: 7 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -507,13 +507,14 @@ bool RISCVVectorPeephole::foldVMV_V_V(MachineInstr &MI) {
507507
// Src needs to have the same passthru as VMV_V_V
508508
MachineOperand &SrcPassthru = Src->getOperand(1);
509509
if (SrcPassthru.getReg() != RISCV::NoRegister &&
510-
SrcPassthru.getReg() != Passthru.getReg())
510+
SrcPassthru.getReg() != Passthru.getReg())
511511
return false;
512512

513513
// Src VL will have already been reduced if legal (see tryToReduceVL),
514514
// so we don't need to handle a smaller source VL here. However, the
515515
// user's VL may be larger
516-
MachineOperand &SrcVL = Src->getOperand(RISCVII::getVLOpNum(Src->getDesc()));
516+
MachineOperand &SrcVL =
517+
Src->getOperand(RISCVII::getVLOpNum(Src->getDesc()));
517518
if (!isVLKnownLE(SrcVL, MI.getOperand(3)))
518519
return false;
519520

@@ -525,9 +526,10 @@ bool RISCVVectorPeephole::foldVMV_V_V(MachineInstr &MI) {
525526
SrcPassthru.setReg(Passthru.getReg());
526527
// If Src is masked then its passthru needs to be in VRNoV0.
527528
if (Passthru.getReg() != RISCV::NoRegister)
528-
MRI->constrainRegClass(Passthru.getReg(),
529-
TII->getRegClass(Src->getDesc(), 1, TRI,
530-
*Src->getParent()->getParent()));
529+
MRI->constrainRegClass(
530+
Passthru.getReg(),
531+
TII->getRegClass(Src->getDesc(), 1, TRI,
532+
*Src->getParent()->getParent()));
531533
}
532534
}
533535

0 commit comments

Comments
 (0)