@@ -507,13 +507,14 @@ bool RISCVVectorPeephole::foldVMV_V_V(MachineInstr &MI) {
507
507
// Src needs to have the same passthru as VMV_V_V
508
508
MachineOperand &SrcPassthru = Src->getOperand (1 );
509
509
if (SrcPassthru.getReg () != RISCV::NoRegister &&
510
- SrcPassthru.getReg () != Passthru.getReg ())
510
+ SrcPassthru.getReg () != Passthru.getReg ())
511
511
return false ;
512
512
513
513
// Src VL will have already been reduced if legal (see tryToReduceVL),
514
514
// so we don't need to handle a smaller source VL here. However, the
515
515
// user's VL may be larger
516
- MachineOperand &SrcVL = Src->getOperand (RISCVII::getVLOpNum (Src->getDesc ()));
516
+ MachineOperand &SrcVL =
517
+ Src->getOperand (RISCVII::getVLOpNum (Src->getDesc ()));
517
518
if (!isVLKnownLE (SrcVL, MI.getOperand (3 )))
518
519
return false ;
519
520
@@ -525,9 +526,10 @@ bool RISCVVectorPeephole::foldVMV_V_V(MachineInstr &MI) {
525
526
SrcPassthru.setReg (Passthru.getReg ());
526
527
// If Src is masked then its passthru needs to be in VRNoV0.
527
528
if (Passthru.getReg () != RISCV::NoRegister)
528
- MRI->constrainRegClass (Passthru.getReg (),
529
- TII->getRegClass (Src->getDesc (), 1 , TRI,
530
- *Src->getParent ()->getParent ()));
529
+ MRI->constrainRegClass (
530
+ Passthru.getReg (),
531
+ TII->getRegClass (Src->getDesc (), 1 , TRI,
532
+ *Src->getParent ()->getParent ()));
531
533
}
532
534
}
533
535
0 commit comments