@@ -200,6 +200,11 @@ PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
200
200
201
201
setOperationAction(ISD::UADDO, isPPC64 ? MVT::i64 : MVT::i32, Custom);
202
202
203
+ // On P10, the default lowering generates better code using the
204
+ // setbc instruction.
205
+ if (!Subtarget.hasP10Vector() && isPPC64)
206
+ setOperationAction(ISD::SSUBO, MVT::i32, Custom);
207
+
203
208
// Match BITREVERSE to customized fast code sequence in the td file.
204
209
setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
205
210
setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
@@ -12020,6 +12025,27 @@ SDValue PPCTargetLowering::LowerUaddo(SDValue Op, SelectionDAG &DAG) const {
12020
12025
return Res;
12021
12026
}
12022
12027
12028
+ SDValue PPCTargetLowering::LowerSSUBO(SDValue Op, SelectionDAG &DAG) const {
12029
+
12030
+ SDLoc dl(Op);
12031
+ SDValue LHS = Op.getOperand(0);
12032
+ SDValue RHS = Op.getOperand(1);
12033
+
12034
+ SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, LHS, RHS);
12035
+
12036
+ SDValue Xor1 = DAG.getNode(ISD::XOR, dl, MVT::i32, RHS, LHS);
12037
+ SDValue Xor2 = DAG.getNode(ISD::XOR, dl, MVT::i32, Sub, LHS);
12038
+
12039
+ SDValue And = DAG.getNode(ISD::AND, dl, MVT::i32, Xor1, Xor2);
12040
+
12041
+ SDValue Overflow = DAG.getNode(ISD::SRL, dl, MVT::i32, And,
12042
+ DAG.getConstant(31, dl, MVT::i32));
12043
+ SDValue OverflowTrunc =
12044
+ DAG.getNode(ISD::TRUNCATE, dl, Op.getNode()->getValueType(1), Overflow);
12045
+
12046
+ return DAG.getMergeValues({Sub, OverflowTrunc}, dl);
12047
+ }
12048
+
12023
12049
/// LowerOperation - Provide custom lowering hooks for some operations.
12024
12050
///
12025
12051
SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
@@ -12042,6 +12068,8 @@ SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
12042
12068
case ISD::SETCC: return LowerSETCC(Op, DAG);
12043
12069
case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
12044
12070
case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
12071
+ case ISD::SSUBO:
12072
+ return LowerSSUBO(Op, DAG);
12045
12073
12046
12074
case ISD::INLINEASM:
12047
12075
case ISD::INLINEASM_BR: return LowerINLINEASM(Op, DAG);
0 commit comments