Skip to content

Commit a8967b0

Browse files
committed
[SLP][NFC]Add a test with buildvector with minbitwidth Root, NFC.
1 parent b61fb18 commit a8967b0

File tree

1 file changed

+88
-0
lines changed

1 file changed

+88
-0
lines changed
Lines changed: 88 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,88 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_test_checks.py UTC_ARGS: --version 4
2+
; RUN: opt -S --passes=slp-vectorizer -mtriple=aarch64-unknown-linux-gnu < %s | FileCheck %s
3+
4+
define void @h() {
5+
; CHECK-LABEL: define void @h() {
6+
; CHECK-NEXT: entry:
7+
; CHECK-NEXT: [[ARRAYIDX2:%.*]] = getelementptr i8, ptr null, i64 16
8+
; CHECK-NEXT: [[TMP0:%.*]] = insertelement <8 x i32> <i32 undef, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0>, i32 0, i32 0
9+
; CHECK-NEXT: [[TMP1:%.*]] = or <8 x i32> zeroinitializer, [[TMP0]]
10+
; CHECK-NEXT: [[TMP2:%.*]] = or <8 x i32> [[TMP1]], zeroinitializer
11+
; CHECK-NEXT: [[TMP3:%.*]] = trunc <8 x i32> [[TMP2]] to <8 x i16>
12+
; CHECK-NEXT: store <8 x i16> [[TMP3]], ptr [[ARRAYIDX2]], align 2
13+
; CHECK-NEXT: ret void
14+
;
15+
entry:
16+
%conv9 = zext i16 0 to i32
17+
%arrayidx2 = getelementptr i8, ptr null, i64 16
18+
%conv310 = zext i16 0 to i32
19+
%add4 = or i32 %conv310, %conv9
20+
%sub = or i32 %conv9, %conv310
21+
%conv15 = sext i16 0 to i32
22+
%shr = ashr i32 0, 0
23+
%arrayidx18 = getelementptr i8, ptr null, i64 24
24+
%conv19 = sext i16 0 to i32
25+
%sub20 = or i32 %shr, %conv19
26+
%shr29 = ashr i32 0, 0
27+
%add30 = or i32 %shr29, %conv15
28+
%sub39 = or i32 %sub, %sub20
29+
%conv40 = trunc i32 %sub39 to i16
30+
store i16 %conv40, ptr %arrayidx2, align 2
31+
%sub44 = or i32 %add4, %add30
32+
%conv45 = trunc i32 %sub44 to i16
33+
store i16 %conv45, ptr %arrayidx18, align 2
34+
%arrayidx2.1 = getelementptr i8, ptr null, i64 18
35+
%conv3.112 = zext i16 0 to i32
36+
%add4.1 = or i32 %conv3.112, 0
37+
%sub.1 = or i32 0, %conv3.112
38+
%conv15.1 = sext i16 0 to i32
39+
%shr.1 = ashr i32 0, 0
40+
%arrayidx18.1 = getelementptr i8, ptr null, i64 26
41+
%conv19.1 = sext i16 0 to i32
42+
%sub20.1 = or i32 %shr.1, %conv19.1
43+
%shr29.1 = ashr i32 0, 0
44+
%add30.1 = or i32 %shr29.1, %conv15.1
45+
%sub39.1 = or i32 %sub.1, %sub20.1
46+
%conv40.1 = trunc i32 %sub39.1 to i16
47+
store i16 %conv40.1, ptr %arrayidx2.1, align 2
48+
%sub44.1 = or i32 %add4.1, %add30.1
49+
%conv45.1 = trunc i32 %sub44.1 to i16
50+
store i16 %conv45.1, ptr %arrayidx18.1, align 2
51+
%conv.213 = zext i16 0 to i32
52+
%arrayidx2.2 = getelementptr i8, ptr null, i64 20
53+
%conv3.214 = zext i16 0 to i32
54+
%add4.2 = or i32 0, %conv.213
55+
%sub.2 = or i32 0, %conv3.214
56+
%conv15.2 = sext i16 0 to i32
57+
%shr.2 = ashr i32 0, 0
58+
%arrayidx18.2 = getelementptr i8, ptr null, i64 28
59+
%conv19.2 = sext i16 0 to i32
60+
%sub20.2 = or i32 %shr.2, %conv19.2
61+
%shr29.2 = ashr i32 0, 0
62+
%add30.2 = or i32 %shr29.2, %conv15.2
63+
%sub39.2 = or i32 %sub.2, %sub20.2
64+
%conv40.2 = trunc i32 %sub39.2 to i16
65+
store i16 %conv40.2, ptr %arrayidx2.2, align 2
66+
%sub44.2 = or i32 %add4.2, %add30.2
67+
%conv45.2 = trunc i32 %sub44.2 to i16
68+
store i16 %conv45.2, ptr %arrayidx18.2, align 2
69+
%conv.315 = zext i16 0 to i32
70+
%arrayidx2.3 = getelementptr i8, ptr null, i64 22
71+
%conv3.316 = zext i16 0 to i32
72+
%add4.3 = or i32 0, %conv.315
73+
%sub.3 = or i32 0, %conv3.316
74+
%conv15.3 = sext i16 0 to i32
75+
%shr.3 = ashr i32 0, 0
76+
%arrayidx18.3 = getelementptr i8, ptr null, i64 30
77+
%conv19.3 = sext i16 0 to i32
78+
%sub20.3 = or i32 %shr.3, %conv19.3
79+
%shr29.3 = ashr i32 0, 0
80+
%add30.3 = or i32 %shr29.3, %conv15.3
81+
%sub39.3 = or i32 %sub.3, %sub20.3
82+
%conv40.3 = trunc i32 %sub39.3 to i16
83+
store i16 %conv40.3, ptr %arrayidx2.3, align 2
84+
%sub44.3 = or i32 %add4.3, %add30.3
85+
%conv45.3 = trunc i32 %sub44.3 to i16
86+
store i16 %conv45.3, ptr %arrayidx18.3, align 2
87+
ret void
88+
}

0 commit comments

Comments
 (0)