Skip to content

Commit a9699a3

Browse files
[CodeGen] Use range-based for loops (NFC) (#138434)
1 parent 1add318 commit a9699a3

File tree

7 files changed

+21
-28
lines changed

7 files changed

+21
-28
lines changed

llvm/lib/CodeGen/GlobalISel/IRTranslator.cpp

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -1114,8 +1114,8 @@ void IRTranslator::emitBitTestHeader(SwitchCG::BitTestBlock &B,
11141114
MaskTy = LLT::scalar(PtrTy.getSizeInBits());
11151115
else {
11161116
// Ensure that the type will fit the mask value.
1117-
for (unsigned I = 0, E = B.Cases.size(); I != E; ++I) {
1118-
if (!isUIntN(SwitchOpTy.getSizeInBits(), B.Cases[I].Mask)) {
1117+
for (const SwitchCG::BitTestCase &Case : B.Cases) {
1118+
if (!isUIntN(SwitchOpTy.getSizeInBits(), Case.Mask)) {
11191119
// Switch table case range are encoded into series of masks.
11201120
// Just use pointer type, it's guaranteed to fit.
11211121
MaskTy = LLT::scalar(PtrTy.getSizeInBits());

llvm/lib/CodeGen/GlobalISel/LegalizerHelper.cpp

Lines changed: 4 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -5500,9 +5500,8 @@ LegalizerHelper::fewerElementsBitcast(MachineInstr &MI, unsigned int TypeIdx,
55005500

55015501
// Build new smaller bitcast instructions
55025502
// Not supporting Leftover types for now but will have to
5503-
for (unsigned i = 0; i < SrcVRegs.size(); i++)
5504-
BitcastVRegs.push_back(
5505-
MIRBuilder.buildBitcast(NarrowTy, SrcVRegs[i]).getReg(0));
5503+
for (Register Reg : SrcVRegs)
5504+
BitcastVRegs.push_back(MIRBuilder.buildBitcast(NarrowTy, Reg).getReg(0));
55065505

55075506
MIRBuilder.buildMergeLikeInstr(DstReg, BitcastVRegs);
55085507
MI.eraseFromParent();
@@ -7383,9 +7382,8 @@ LegalizerHelper::LegalizeResult LegalizerHelper::lowerTRUNC(MachineInstr &MI) {
73837382
InterTy = SplitSrcTy.changeElementSize(DstTy.getScalarSizeInBits() * 2);
73847383
else
73857384
InterTy = SplitSrcTy.changeElementSize(DstTy.getScalarSizeInBits());
7386-
for (unsigned I = 0; I < SplitSrcs.size(); ++I) {
7387-
SplitSrcs[I] = MIRBuilder.buildTrunc(InterTy, SplitSrcs[I]).getReg(0);
7388-
}
7385+
for (Register &Src : SplitSrcs)
7386+
Src = MIRBuilder.buildTrunc(InterTy, Src).getReg(0);
73897387

73907388
// Combine the new truncates into one vector
73917389
auto Merge = MIRBuilder.buildMergeLikeInstr(

llvm/lib/CodeGen/LiveDebugValues/InstrRefBasedImpl.cpp

Lines changed: 2 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -2588,8 +2588,7 @@ void InstrRefBasedLDV::placeMLocPHIs(
25882588
auto CollectPHIsForLoc = [&](LocIdx L) {
25892589
// Collect the set of defs.
25902590
SmallPtrSet<MachineBasicBlock *, 32> DefBlocks;
2591-
for (unsigned int I = 0; I < OrderToBB.size(); ++I) {
2592-
MachineBasicBlock *MBB = OrderToBB[I];
2591+
for (MachineBasicBlock *MBB : OrderToBB) {
25932592
const auto &TransferFunc = MLocTransfer[MBB->getNumber()];
25942593
if (TransferFunc.contains(L))
25952594
DefBlocks.insert(MBB);
@@ -3800,8 +3799,7 @@ bool InstrRefBasedLDV::ExtendRanges(MachineFunction &MF,
38003799
// To mirror old LiveDebugValues, enumerate variables in RPOT order. Otherwise
38013800
// the order is unimportant, it just has to be stable.
38023801
unsigned VarAssignCount = 0;
3803-
for (unsigned int I = 0; I < OrderToBB.size(); ++I) {
3804-
auto *MBB = OrderToBB[I];
3802+
for (MachineBasicBlock *MBB : OrderToBB) {
38053803
auto *VTracker = &vlocs[MBB->getNumber()];
38063804
// Collect each variable with a DBG_VALUE in this block.
38073805
for (auto &idx : VTracker->Vars) {

llvm/lib/CodeGen/MachineCSE.cpp

Lines changed: 4 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -325,9 +325,8 @@ bool MachineCSEImpl::hasLivePhysRegDefUses(const MachineInstr *MI,
325325
}
326326

327327
// Finally, add all defs to PhysRefs as well.
328-
for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i)
329-
for (MCRegAliasIterator AI(PhysDefs[i].second, TRI, true); AI.isValid();
330-
++AI)
328+
for (const auto &Def : PhysDefs)
329+
for (MCRegAliasIterator AI(Def.second, TRI, true); AI.isValid(); ++AI)
331330
PhysRefs.insert(*AI);
332331

333332
return !PhysRefs.empty();
@@ -348,9 +347,8 @@ bool MachineCSEImpl::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
348347
if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
349348
return false;
350349

351-
for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
352-
if (MRI->isAllocatable(PhysDefs[i].second) ||
353-
MRI->isReserved(PhysDefs[i].second))
350+
for (const auto &PhysDef : PhysDefs) {
351+
if (MRI->isAllocatable(PhysDef.second) || MRI->isReserved(PhysDef.second))
354352
// Avoid extending live range of physical registers if they are
355353
//allocatable or reserved.
356354
return false;

llvm/lib/CodeGen/RenameIndependentSubregs.cpp

Lines changed: 3 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -321,12 +321,11 @@ void RenameIndependentSubregs::computeMainRangesFixFlags(
321321
// Search for "PHI" value numbers in the subranges. We must find a live
322322
// value in each predecessor block, add an IMPLICIT_DEF where it is
323323
// missing.
324-
for (unsigned I = 0; I < SR.valnos.size(); ++I) {
325-
const VNInfo &VNI = *SR.valnos[I];
326-
if (VNI.isUnused() || !VNI.isPHIDef())
324+
for (const VNInfo *VNI : SR.valnos) {
325+
if (VNI->isUnused() || !VNI->isPHIDef())
327326
continue;
328327

329-
SlotIndex Def = VNI.def;
328+
SlotIndex Def = VNI->def;
330329
MachineBasicBlock &MBB = *Indexes.getMBBFromIndex(Def);
331330
for (MachineBasicBlock *PredMBB : MBB.predecessors()) {
332331
SlotIndex PredEnd = Indexes.getMBBEndIdx(PredMBB);

llvm/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -360,8 +360,8 @@ SUnit *ScheduleDAGFast::CopyAndMoveSuccessors(SUnit *SU) {
360360
DelDeps.push_back(std::make_pair(SuccSU, D));
361361
}
362362
}
363-
for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
364-
RemovePred(DelDeps[i].first, DelDeps[i].second);
363+
for (const auto &Dep : DelDeps)
364+
RemovePred(Dep.first, Dep.second);
365365

366366
++NumDups;
367367
return NewSU;
@@ -395,8 +395,8 @@ void ScheduleDAGFast::InsertCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
395395
DelDeps.push_back(std::make_pair(SuccSU, Succ));
396396
}
397397
}
398-
for (unsigned i = 0, e = DelDeps.size(); i != e; ++i) {
399-
RemovePred(DelDeps[i].first, DelDeps[i].second);
398+
for (const auto &Dep : DelDeps) {
399+
RemovePred(Dep.first, Dep.second);
400400
}
401401
SDep FromDep(SU, SDep::Data, Reg);
402402
FromDep.setLatency(SU->Latency);

llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -3161,8 +3161,8 @@ void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
31613161
if (!TLI.isTypeLegal(VT)) {
31623162
UsePtrType = true;
31633163
} else {
3164-
for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
3165-
if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
3164+
for (const BitTestCase &Case : B.Cases)
3165+
if (!isUIntN(VT.getSizeInBits(), Case.Mask)) {
31663166
// Switch table case range are encoded into series of masks.
31673167
// Just use pointer type, it's guaranteed to fit.
31683168
UsePtrType = true;

0 commit comments

Comments
 (0)