@@ -608,9 +608,9 @@ static void insertCSRSaves(MachineBasicBlock &SaveBlock,
608
608
MCRegister Reg = CS.getReg ();
609
609
610
610
if (CS.isSpilledToReg ()) {
611
- BuildMI (SaveBlock, I, DebugLoc (),
612
- TII. get (TargetOpcode::COPY), CS.getDstReg ())
613
- .addReg (Reg, getKillRegState (true ));
611
+ BuildMI (SaveBlock, I, DebugLoc (), TII. get (TargetOpcode::COPY),
612
+ CS.getDstReg ())
613
+ .addReg (Reg, getKillRegState (true ));
614
614
} else {
615
615
const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass (Reg);
616
616
TII.storeRegToStackSlot (SaveBlock, I, Reg, true , CS.getFrameIdx (), RC,
@@ -637,7 +637,7 @@ static void insertCSRRestores(MachineBasicBlock &RestoreBlock,
637
637
MCRegister Reg = CI.getReg ();
638
638
if (CI.isSpilledToReg ()) {
639
639
BuildMI (RestoreBlock, I, DebugLoc (), TII.get (TargetOpcode::COPY), Reg)
640
- .addReg (CI.getDstReg (), getKillRegState (true ));
640
+ .addReg (CI.getDstReg (), getKillRegState (true ));
641
641
} else {
642
642
const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass (Reg);
643
643
TII.loadRegFromStackSlot (RestoreBlock, I, Reg, CI.getFrameIdx (), RC,
0 commit comments