Skip to content

Commit be7adaf

Browse files
authored
Fix formatting (#136847)
1 parent 334e3a8 commit be7adaf

File tree

2 files changed

+5
-5
lines changed

2 files changed

+5
-5
lines changed

llvm/lib/CodeGen/PrologEpilogInserter.cpp

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -608,9 +608,9 @@ static void insertCSRSaves(MachineBasicBlock &SaveBlock,
608608
MCRegister Reg = CS.getReg();
609609

610610
if (CS.isSpilledToReg()) {
611-
BuildMI(SaveBlock, I, DebugLoc(),
612-
TII.get(TargetOpcode::COPY), CS.getDstReg())
613-
.addReg(Reg, getKillRegState(true));
611+
BuildMI(SaveBlock, I, DebugLoc(), TII.get(TargetOpcode::COPY),
612+
CS.getDstReg())
613+
.addReg(Reg, getKillRegState(true));
614614
} else {
615615
const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
616616
TII.storeRegToStackSlot(SaveBlock, I, Reg, true, CS.getFrameIdx(), RC,
@@ -637,7 +637,7 @@ static void insertCSRRestores(MachineBasicBlock &RestoreBlock,
637637
MCRegister Reg = CI.getReg();
638638
if (CI.isSpilledToReg()) {
639639
BuildMI(RestoreBlock, I, DebugLoc(), TII.get(TargetOpcode::COPY), Reg)
640-
.addReg(CI.getDstReg(), getKillRegState(true));
640+
.addReg(CI.getDstReg(), getKillRegState(true));
641641
} else {
642642
const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
643643
TII.loadRegFromStackSlot(RestoreBlock, I, Reg, CI.getFrameIdx(), RC,

llvm/lib/Target/AMDGPU/SIRegisterInfo.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -2510,7 +2510,7 @@ bool SIRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator MI,
25102510
bool IsWWMRegSpill = TII->isWWMRegSpillOpcode(MI->getOpcode());
25112511
if (IsWWMRegSpill) {
25122512
TII->insertScratchExecCopy(*MF, *MBB, MI, DL, MFI->getSGPRForEXECCopy(),
2513-
RS->isRegUsed(AMDGPU::SCC));
2513+
RS->isRegUsed(AMDGPU::SCC));
25142514
}
25152515

25162516
buildSpillLoadStore(

0 commit comments

Comments
 (0)