|
| 1 | +; NOTE: Assertions have been autogenerated by utils/update_test_checks.py UTC_ARGS: --version 5 |
| 2 | +; RUN: opt -p indvars -S %s | FileCheck %s |
| 3 | + |
| 4 | +target datalayout = "e-m:o-p270:32:32-p271:32:32-p272:64:64-i64:64-i128:128-n32:64-S128-Fn32" |
| 5 | + |
| 6 | +declare void @use(ptr) |
| 7 | +declare void @use.i64(i64) |
| 8 | + |
| 9 | +define i64 @test_simplifycompare_rhs_constant(i64 %num_bytes, ptr %src) { |
| 10 | +; CHECK-LABEL: define i64 @test_simplifycompare_rhs_constant( |
| 11 | +; CHECK-SAME: i64 [[NUM_BYTES:%.*]], ptr [[SRC:%.*]]) { |
| 12 | +; CHECK-NEXT: [[ENTRY:.*]]: |
| 13 | +; CHECK-NEXT: [[CMP_NOT_I:%.*]] = icmp ne i64 [[NUM_BYTES]], 0 |
| 14 | +; CHECK-NEXT: [[COND_I:%.*]] = zext i1 [[CMP_NOT_I]] to i64 |
| 15 | +; CHECK-NEXT: br label %[[LOOP:.*]] |
| 16 | +; CHECK: [[LOOP]]: |
| 17 | +; CHECK-NEXT: [[IV:%.*]] = phi i64 [ 1, %[[ENTRY]] ], [ [[IV_NEXT:%.*]], %[[LOOP_LATCH:.*]] ] |
| 18 | +; CHECK-NEXT: [[C_0:%.*]] = icmp ule i64 [[IV]], [[COND_I]] |
| 19 | +; CHECK-NEXT: tail call void @llvm.assume(i1 [[C_0]]) |
| 20 | +; CHECK-NEXT: [[GEP_SRC:%.*]] = getelementptr i32, ptr [[SRC]], i64 [[IV]] |
| 21 | +; CHECK-NEXT: [[L:%.*]] = load i32, ptr [[GEP_SRC]], align 4 |
| 22 | +; CHECK-NEXT: [[C_1:%.*]] = icmp eq i32 [[L]], 0 |
| 23 | +; CHECK-NEXT: br i1 [[C_1]], label %[[THEN:.*]], label %[[LOOP_LATCH]] |
| 24 | +; CHECK: [[THEN]]: |
| 25 | +; CHECK-NEXT: call void @use(ptr [[SRC]]) |
| 26 | +; CHECK-NEXT: br label %[[LOOP_LATCH]] |
| 27 | +; CHECK: [[LOOP_LATCH]]: |
| 28 | +; CHECK-NEXT: [[IV_NEXT]] = add nuw nsw i64 [[IV]], 1 |
| 29 | +; CHECK-NEXT: br label %[[LOOP]] |
| 30 | +; |
| 31 | +entry: |
| 32 | + %cmp.not.i = icmp ne i64 %num_bytes, 0 |
| 33 | + %cond.i = zext i1 %cmp.not.i to i64 |
| 34 | + br label %loop |
| 35 | + |
| 36 | +loop: |
| 37 | + %iv = phi i64 [ 1, %entry ], [ %iv.next, %loop.latch ] |
| 38 | + %c.0 = icmp ule i64 %iv, %cond.i |
| 39 | + tail call void @llvm.assume(i1 %c.0) |
| 40 | + %gep.src = getelementptr i32, ptr %src, i64 %iv |
| 41 | + %l = load i32, ptr %gep.src, align 4 |
| 42 | + %c.1 = icmp eq i32 %l, 0 |
| 43 | + br i1 %c.1, label %then, label %loop.latch |
| 44 | + |
| 45 | +then: |
| 46 | + call void @use(ptr %src) |
| 47 | + br label %loop.latch |
| 48 | + |
| 49 | +loop.latch: |
| 50 | + %iv.next = add i64 %iv, 1 |
| 51 | + br label %loop |
| 52 | +} |
| 53 | + |
| 54 | +define void @test_simplifycompare_rhs_not_constant1() { |
| 55 | +; CHECK-LABEL: define void @test_simplifycompare_rhs_not_constant1() { |
| 56 | +; CHECK-NEXT: [[ENTRY:.*]]: |
| 57 | +; CHECK-NEXT: [[P:%.*]] = alloca i64, align 8 |
| 58 | +; CHECK-NEXT: br label %[[LOOP:.*]] |
| 59 | +; CHECK: [[LOOP]]: |
| 60 | +; CHECK-NEXT: [[PTR_IV:%.*]] = phi ptr [ [[P]], %[[ENTRY]] ], [ [[PTR_IV_NEXT:%.*]], %[[LOOP]] ] |
| 61 | +; CHECK-NEXT: [[PTR_IV_NEXT]] = getelementptr i8, ptr [[PTR_IV]], i64 -8 |
| 62 | +; CHECK-NEXT: call void @use(ptr [[PTR_IV]]) |
| 63 | +; CHECK-NEXT: [[EC:%.*]] = icmp ult ptr [[PTR_IV_NEXT]], [[P]] |
| 64 | +; CHECK-NEXT: br i1 [[EC]], label %[[EXIT:.*]], label %[[LOOP]] |
| 65 | +; CHECK: [[EXIT]]: |
| 66 | +; CHECK-NEXT: ret void |
| 67 | +; |
| 68 | +entry: |
| 69 | + %p = alloca i64, align 8 |
| 70 | + br label %loop |
| 71 | + |
| 72 | +loop: |
| 73 | + %ptr.iv = phi ptr [ %p, %entry ], [ %ptr.iv.next, %loop ] |
| 74 | + %ptr.iv.next = getelementptr i8, ptr %ptr.iv, i64 -8 |
| 75 | + call void @use(ptr %ptr.iv) |
| 76 | + %ec = icmp ult ptr %ptr.iv.next, %p |
| 77 | + br i1 %ec, label %exit, label %loop |
| 78 | + |
| 79 | +exit: |
| 80 | + ret void |
| 81 | +} |
| 82 | + |
| 83 | +define void @test_simplifycompare_rhs_not_constant2(i32 %x) { |
| 84 | +; CHECK-LABEL: define void @test_simplifycompare_rhs_not_constant2( |
| 85 | +; CHECK-SAME: i32 [[X:%.*]]) { |
| 86 | +; CHECK-NEXT: [[ENTRY:.*]]: |
| 87 | +; CHECK-NEXT: br label %[[OUTER_HEADER:.*]] |
| 88 | +; CHECK: [[OUTER_HEADER_LOOPEXIT:.*]]: |
| 89 | +; CHECK-NEXT: [[INDVARS_IV_NEXT:%.*]] = add nuw i64 [[INDVARS_IV:%.*]], 2 |
| 90 | +; CHECK-NEXT: br label %[[OUTER_HEADER]] |
| 91 | +; CHECK: [[OUTER_HEADER]]: |
| 92 | +; CHECK-NEXT: [[INDVARS_IV]] = phi i64 [ [[INDVARS_IV_NEXT]], %[[OUTER_HEADER_LOOPEXIT]] ], [ 0, %[[ENTRY]] ] |
| 93 | +; CHECK-NEXT: [[IV_1:%.*]] = phi i32 [ 0, %[[ENTRY]] ], [ [[IV_1_NEXT:%.*]], %[[OUTER_HEADER_LOOPEXIT]] ] |
| 94 | +; CHECK-NEXT: [[C_1:%.*]] = icmp sgt i32 [[X]], 0 |
| 95 | +; CHECK-NEXT: br i1 [[C_1]], label %[[EXIT_LOOP_PREHEADER:.*]], label %[[OUTER_LATCH_PREHEADER:.*]] |
| 96 | +; CHECK: [[EXIT_LOOP_PREHEADER]]: |
| 97 | +; CHECK-NEXT: [[INDVARS_IV_LCSSA:%.*]] = phi i64 [ [[INDVARS_IV]], %[[OUTER_HEADER]] ] |
| 98 | +; CHECK-NEXT: br label %[[EXIT_LOOP:.*]] |
| 99 | +; CHECK: [[OUTER_LATCH_PREHEADER]]: |
| 100 | +; CHECK-NEXT: [[IV_1_NEXT]] = add nuw nsw i32 [[IV_1]], 2 |
| 101 | +; CHECK-NEXT: br label %[[OUTER_LATCH:.*]] |
| 102 | +; CHECK: [[OUTER_LATCH]]: |
| 103 | +; CHECK-NEXT: [[P:%.*]] = phi i32 [ 0, %[[OUTER_LATCH_PREHEADER]] ], [ [[X]], %[[OUTER_LATCH]] ] |
| 104 | +; CHECK-NEXT: [[C_2:%.*]] = icmp ult i32 [[P]], [[IV_1_NEXT]] |
| 105 | +; CHECK-NEXT: br i1 [[C_2]], label %[[OUTER_LATCH]], label %[[OUTER_HEADER_LOOPEXIT]] |
| 106 | +; CHECK: [[EXIT_LOOP]]: |
| 107 | +; CHECK-NEXT: [[INDVARS_IV1:%.*]] = phi i64 [ [[INDVARS_IV_LCSSA]], %[[EXIT_LOOP_PREHEADER]] ], [ [[INDVARS_IV_NEXT2:%.*]], %[[EXIT_LOOP]] ] |
| 108 | +; CHECK-NEXT: call void @use.i64(i64 [[INDVARS_IV1]]) |
| 109 | +; CHECK-NEXT: [[INDVARS_IV_NEXT2]] = add nuw nsw i64 [[INDVARS_IV1]], 1 |
| 110 | +; CHECK-NEXT: br label %[[EXIT_LOOP]] |
| 111 | +; |
| 112 | +entry: |
| 113 | + br label %outer.header |
| 114 | + |
| 115 | +outer.header: |
| 116 | + %iv.1 = phi i32 [ 0, %entry ], [ %iv.1.next, %outer.latch ] |
| 117 | + %c.1 = icmp sgt i32 %x, 0 |
| 118 | + br i1 %c.1, label %exit.loop, label %outer.latch.preheader |
| 119 | + |
| 120 | +outer.latch.preheader: |
| 121 | + %iv.1.next = add nsw i32 %iv.1, 2 |
| 122 | + br label %outer.latch |
| 123 | + |
| 124 | +outer.latch: |
| 125 | + %p = phi i32 [ 0, %outer.latch.preheader ], [ %x, %outer.latch ] |
| 126 | + %c.2 = icmp ult i32 %p, %iv.1.next |
| 127 | + br i1 %c.2, label %outer.latch, label %outer.header |
| 128 | + |
| 129 | +exit.loop: |
| 130 | + %iv.2 = phi i32 [ %iv.1, %outer.header ], [ %iv.2.next, %exit.loop ] |
| 131 | + %iv.2.ext = zext i32 %iv.2 to i64 |
| 132 | + call void @use.i64(i64 %iv.2.ext) |
| 133 | + %iv.2.next = add nsw i32 %iv.2, 1 |
| 134 | + br label %exit.loop |
| 135 | +} |
| 136 | + |
| 137 | +define void @test_simplifycompare_rhs_addrec(i32 %x) { |
| 138 | +; CHECK-LABEL: define void @test_simplifycompare_rhs_addrec( |
| 139 | +; CHECK-SAME: i32 [[X:%.*]]) { |
| 140 | +; CHECK-NEXT: [[ENTRY:.*]]: |
| 141 | +; CHECK-NEXT: br label %[[OUTER_HEADER:.*]] |
| 142 | +; CHECK: [[OUTER_HEADER_LOOPEXIT:.*]]: |
| 143 | +; CHECK-NEXT: [[INDVARS_IV_NEXT:%.*]] = add nuw nsw i64 [[INDVARS_IV:%.*]], 2 |
| 144 | +; CHECK-NEXT: br label %[[OUTER_HEADER]] |
| 145 | +; CHECK: [[OUTER_HEADER]]: |
| 146 | +; CHECK-NEXT: [[INDVARS_IV]] = phi i64 [ [[INDVARS_IV_NEXT]], %[[OUTER_HEADER_LOOPEXIT]] ], [ 0, %[[ENTRY]] ] |
| 147 | +; CHECK-NEXT: [[IV_1:%.*]] = phi i32 [ 2, %[[ENTRY]] ], [ [[IV_1_NEXT:%.*]], %[[OUTER_HEADER_LOOPEXIT]] ] |
| 148 | +; CHECK-NEXT: [[C_1:%.*]] = icmp sgt i32 [[X]], 0 |
| 149 | +; CHECK-NEXT: br i1 [[C_1]], label %[[OUTER_EXIT:.*]], label %[[OUTER_LATCH_PREHEADER:.*]] |
| 150 | +; CHECK: [[OUTER_LATCH_PREHEADER]]: |
| 151 | +; CHECK-NEXT: [[IV_1_NEXT]] = add nuw nsw i32 [[IV_1]], 2 |
| 152 | +; CHECK-NEXT: br label %[[OUTER_LATCH:.*]] |
| 153 | +; CHECK: [[OUTER_LATCH]]: |
| 154 | +; CHECK-NEXT: [[P:%.*]] = phi i32 [ [[X]], %[[OUTER_LATCH]] ], [ 0, %[[OUTER_LATCH_PREHEADER]] ] |
| 155 | +; CHECK-NEXT: [[C_2:%.*]] = icmp ult i32 [[P]], [[IV_1_NEXT]] |
| 156 | +; CHECK-NEXT: br i1 [[C_2]], label %[[OUTER_LATCH]], label %[[OUTER_HEADER_LOOPEXIT]] |
| 157 | +; CHECK: [[OUTER_EXIT]]: |
| 158 | +; CHECK-NEXT: [[INDVARS_IV_LCSSA:%.*]] = phi i64 [ [[INDVARS_IV]], %[[OUTER_HEADER]] ] |
| 159 | +; CHECK-NEXT: br label %[[EXIT_LOOP:.*]] |
| 160 | +; CHECK: [[EXIT_LOOP]]: |
| 161 | +; CHECK-NEXT: [[INDVARS_IV1:%.*]] = phi i64 [ [[INDVARS_IV_NEXT2:%.*]], %[[EXIT_LOOP]] ], [ [[INDVARS_IV_LCSSA]], %[[OUTER_EXIT]] ] |
| 162 | +; CHECK-NEXT: call void @use.i64(i64 [[INDVARS_IV1]]) |
| 163 | +; CHECK-NEXT: [[INDVARS_IV_NEXT2]] = add nuw nsw i64 [[INDVARS_IV1]], 1 |
| 164 | +; CHECK-NEXT: br label %[[EXIT_LOOP]] |
| 165 | +; |
| 166 | +entry: |
| 167 | + br label %outer.header |
| 168 | + |
| 169 | +outer.header: |
| 170 | + %iv.1 = phi i32 [ 2, %entry ], [ %iv.1.next, %outer.latch ] |
| 171 | + %c.1 = icmp sgt i32 %x, 0 |
| 172 | + br i1 %c.1, label %outer.exit, label %outer.latch.preheader |
| 173 | + |
| 174 | +outer.latch.preheader: |
| 175 | + %iv.1.next = add nuw nsw i32 %iv.1, 2 |
| 176 | + br label %outer.latch |
| 177 | + |
| 178 | +outer.latch: |
| 179 | + %p = phi i32 [ %x, %outer.latch ], [ 0, %outer.latch.preheader ] |
| 180 | + %c.2 = icmp ult i32 %p, %iv.1.next |
| 181 | + br i1 %c.2, label %outer.latch, label %outer.header |
| 182 | + |
| 183 | +outer.exit: |
| 184 | + %sub = add nsw i32 %iv.1, -2 |
| 185 | + br label %exit.loop |
| 186 | + |
| 187 | +exit.loop: |
| 188 | + %iv.2 = phi i32 [ %sub, %outer.exit ], [ %iv.2.next, %exit.loop ] |
| 189 | + %iv.2.ext = sext i32 %iv.2 to i64 |
| 190 | + call void @use.i64(i64 %iv.2.ext) |
| 191 | + %iv.2.next = add nsw i32 %iv.2, 1 |
| 192 | + br label %exit.loop |
| 193 | +} |
0 commit comments