|
| 1 | +; NOTE: Assertions have been autogenerated by utils/update_test_checks.py |
| 2 | +; RUN: opt < %s -passes=instcombine -S | FileCheck %s |
| 3 | + |
| 4 | +define i32 @select_of_symmetric_selects(i32 %a, i32 %b, i1 %c1, i1 %c2) { |
| 5 | +; CHECK-LABEL: @select_of_symmetric_selects( |
| 6 | +; CHECK-NEXT: [[TMP1:%.*]] = xor i1 [[C1:%.*]], [[C2:%.*]] |
| 7 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[TMP1]], i32 [[B:%.*]], i32 [[A:%.*]] |
| 8 | +; CHECK-NEXT: ret i32 [[RET]] |
| 9 | +; |
| 10 | + %sel1 = select i1 %c1, i32 %a, i32 %b |
| 11 | + %sel2 = select i1 %c1, i32 %b, i32 %a |
| 12 | + %ret = select i1 %c2, i32 %sel1, i32 %sel2 |
| 13 | + ret i32 %ret |
| 14 | +} |
| 15 | + |
| 16 | +define i32 @select_of_symmetric_selects_negative1(i32 %a, i32 %b, i1 %c1, i1 %c2) { |
| 17 | +; CHECK-LABEL: @select_of_symmetric_selects_negative1( |
| 18 | +; CHECK-NEXT: [[SEL1:%.*]] = select i1 [[C1:%.*]], i32 [[A:%.*]], i32 [[B:%.*]] |
| 19 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[C2:%.*]], i32 [[SEL1]], i32 [[A]] |
| 20 | +; CHECK-NEXT: ret i32 [[RET]] |
| 21 | +; |
| 22 | + %sel1 = select i1 %c1, i32 %a, i32 %b |
| 23 | + %sel2 = select i1 %c2, i32 %b, i32 %a |
| 24 | + %ret = select i1 %c2, i32 %sel1, i32 %sel2 |
| 25 | + ret i32 %ret |
| 26 | +} |
| 27 | + |
| 28 | +define i32 @select_of_symmetric_selects_negative2(i32 %a, i32 %b, i32 %c, i1 %c1, i1 %c2) { |
| 29 | +; CHECK-LABEL: @select_of_symmetric_selects_negative2( |
| 30 | +; CHECK-NEXT: [[SEL1:%.*]] = select i1 [[C1:%.*]], i32 [[A:%.*]], i32 [[B:%.*]] |
| 31 | +; CHECK-NEXT: [[SEL2:%.*]] = select i1 [[C1]], i32 [[B]], i32 [[C:%.*]] |
| 32 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[C2:%.*]], i32 [[SEL1]], i32 [[SEL2]] |
| 33 | +; CHECK-NEXT: ret i32 [[RET]] |
| 34 | +; |
| 35 | + %sel1 = select i1 %c1, i32 %a, i32 %b |
| 36 | + %sel2 = select i1 %c1, i32 %b, i32 %c |
| 37 | + %ret = select i1 %c2, i32 %sel1, i32 %sel2 |
| 38 | + ret i32 %ret |
| 39 | +} |
| 40 | + |
| 41 | +declare void @use(i32) |
| 42 | + |
| 43 | +define i32 @select_of_symmetric_selects_multi_use(i32 %a, i32 %b, i1 %c1, i1 %c2) { |
| 44 | +; CHECK-LABEL: @select_of_symmetric_selects_multi_use( |
| 45 | +; CHECK-NEXT: [[SEL2:%.*]] = select i1 [[C1:%.*]], i32 [[B:%.*]], i32 [[A:%.*]] |
| 46 | +; CHECK-NEXT: call void @use(i32 [[SEL2]]) |
| 47 | +; CHECK-NEXT: [[TMP1:%.*]] = xor i1 [[C1]], [[C2:%.*]] |
| 48 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[TMP1]], i32 [[B]], i32 [[A]] |
| 49 | +; CHECK-NEXT: ret i32 [[RET]] |
| 50 | +; |
| 51 | + %sel1 = select i1 %c1, i32 %a, i32 %b |
| 52 | + %sel2 = select i1 %c1, i32 %b, i32 %a |
| 53 | + call void @use(i32 %sel2) |
| 54 | + %ret = select i1 %c2, i32 %sel1, i32 %sel2 |
| 55 | + ret i32 %ret |
| 56 | +} |
| 57 | + |
| 58 | +define i32 @select_of_symmetric_selects_commuted(i32 %a, i32 %b, i1 %c1, i1 %c2) { |
| 59 | +; CHECK-LABEL: @select_of_symmetric_selects_commuted( |
| 60 | +; CHECK-NEXT: [[TMP1:%.*]] = xor i1 [[C1:%.*]], [[C2:%.*]] |
| 61 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[TMP1]], i32 [[A:%.*]], i32 [[B:%.*]] |
| 62 | +; CHECK-NEXT: ret i32 [[RET]] |
| 63 | +; |
| 64 | + %sel1 = select i1 %c1, i32 %a, i32 %b |
| 65 | + %sel2 = select i1 %c1, i32 %b, i32 %a |
| 66 | + %ret = select i1 %c2, i32 %sel2, i32 %sel1 |
| 67 | + ret i32 %ret |
| 68 | +} |
| 69 | + |
| 70 | +define <4 x i32> @select_of_symmetric_selects_vector1(<4 x i32> %a, <4 x i32> %b, i1 %c1, i1 %c2) { |
| 71 | +; CHECK-LABEL: @select_of_symmetric_selects_vector1( |
| 72 | +; CHECK-NEXT: [[TMP1:%.*]] = xor i1 [[C1:%.*]], [[C2:%.*]] |
| 73 | +; CHECK-NEXT: [[RET:%.*]] = select i1 [[TMP1]], <4 x i32> [[A:%.*]], <4 x i32> [[B:%.*]] |
| 74 | +; CHECK-NEXT: ret <4 x i32> [[RET]] |
| 75 | +; |
| 76 | + %sel1 = select i1 %c1, <4 x i32> %a, <4 x i32> %b |
| 77 | + %sel2 = select i1 %c1, <4 x i32> %b, <4 x i32> %a |
| 78 | + %ret = select i1 %c2, <4 x i32> %sel2, <4 x i32> %sel1 |
| 79 | + ret <4 x i32> %ret |
| 80 | +} |
| 81 | + |
| 82 | +define <4 x i32> @select_of_symmetric_selects_vector2(<4 x i32> %a, <4 x i32> %b, <4 x i1> %c1, <4 x i1> %c2) { |
| 83 | +; CHECK-LABEL: @select_of_symmetric_selects_vector2( |
| 84 | +; CHECK-NEXT: [[TMP1:%.*]] = xor <4 x i1> [[C1:%.*]], [[C2:%.*]] |
| 85 | +; CHECK-NEXT: [[RET:%.*]] = select <4 x i1> [[TMP1]], <4 x i32> [[A:%.*]], <4 x i32> [[B:%.*]] |
| 86 | +; CHECK-NEXT: ret <4 x i32> [[RET]] |
| 87 | +; |
| 88 | + %sel1 = select <4 x i1> %c1, <4 x i32> %a, <4 x i32> %b |
| 89 | + %sel2 = select <4 x i1> %c1, <4 x i32> %b, <4 x i32> %a |
| 90 | + %ret = select <4 x i1> %c2, <4 x i32> %sel2, <4 x i32> %sel1 |
| 91 | + ret <4 x i32> %ret |
| 92 | +} |
0 commit comments