|
43 | 43 | ; CHECK: no-rvc-hints - Disable RVC Hint Instructions..
|
44 | 44 | ; CHECK: no-sink-splat-operands - Disable sink splat operands to enable .vx, .vf,.wx, and .wf instructions.
|
45 | 45 | ; CHECK: no-trailing-seq-cst-fence - Disable trailing fence for seq-cst store..
|
46 |
| -; CHECK: optimized-nf2-segment-load-store - vlseg2eN.v and vsseg2eN.v areimplemented as a wide memory op and shuffle. |
47 |
| -; CHECK: optimized-nf3-segment-load-store - vlseg3eN.v and vsseg3eN.v areimplemented as a wide memory op and shuffle. |
48 |
| -; CHECK: optimized-nf4-segment-load-store - vlseg4eN.v and vsseg4eN.v areimplemented as a wide memory op and shuffle. |
49 |
| -; CHECK: optimized-nf5-segment-load-store - vlseg5eN.v and vsseg5eN.v areimplemented as a wide memory op and shuffle. |
50 |
| -; CHECK: optimized-nf6-segment-load-store - vlseg6eN.v and vsseg6eN.v areimplemented as a wide memory op and shuffle. |
51 |
| -; CHECK: optimized-nf7-segment-load-store - vlseg7eN.v and vsseg7eN.v areimplemented as a wide memory op and shuffle. |
52 |
| -; CHECK: optimized-nf8-segment-load-store - vlseg8eN.v and vsseg8eN.v areimplemented as a wide memory op and shuffle. |
| 46 | +; CHECK: optimized-nf2-segment-load-store - vlseg2eN.v and vsseg2eN.v are implemented as a wide memory op and shuffle. |
| 47 | +; CHECK: optimized-nf3-segment-load-store - vlseg3eN.v and vsseg3eN.v are implemented as a wide memory op and shuffle. |
| 48 | +; CHECK: optimized-nf4-segment-load-store - vlseg4eN.v and vsseg4eN.v are implemented as a wide memory op and shuffle. |
| 49 | +; CHECK: optimized-nf5-segment-load-store - vlseg5eN.v and vsseg5eN.v are implemented as a wide memory op and shuffle. |
| 50 | +; CHECK: optimized-nf6-segment-load-store - vlseg6eN.v and vsseg6eN.v are implemented as a wide memory op and shuffle. |
| 51 | +; CHECK: optimized-nf7-segment-load-store - vlseg7eN.v and vsseg7eN.v are implemented as a wide memory op and shuffle. |
| 52 | +; CHECK: optimized-nf8-segment-load-store - vlseg8eN.v and vsseg8eN.v are implemented as a wide memory op and shuffle. |
53 | 53 | ; CHECK: optimized-zero-stride-load - Optimized (perform fewer memory operations)zero-stride vector load.
|
54 | 54 | ; CHECK: predictable-select-expensive - Prefer likely predicted branches over selects.
|
55 | 55 | ; CHECK: prefer-w-inst - Prefer instructions with W suffix.
|
|
0 commit comments