Skip to content

Commit fb44c54

Browse files
authored
[RISCV] Add missing space to optimized-nf*-segment-load-store description. NFC (#132531)
1 parent 973ea04 commit fb44c54

File tree

2 files changed

+8
-8
lines changed

2 files changed

+8
-8
lines changed

llvm/lib/Target/RISCV/RISCVFeatures.td

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1543,7 +1543,7 @@ foreach nf = {2-8} in
15431543
def TuneOptimizedNF#nf#SegmentLoadStore :
15441544
SubtargetFeature<"optimized-nf"#nf#"-segment-load-store",
15451545
"HasOptimizedNF"#nf#"SegmentLoadStore",
1546-
"true", "vlseg"#nf#"eN.v and vsseg"#nf#"eN.v are"
1546+
"true", "vlseg"#nf#"eN.v and vsseg"#nf#"eN.v are "
15471547
"implemented as a wide memory op and shuffle">;
15481548

15491549
def Experimental

llvm/test/CodeGen/RISCV/features-info.ll

Lines changed: 7 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -43,13 +43,13 @@
4343
; CHECK: no-rvc-hints - Disable RVC Hint Instructions..
4444
; CHECK: no-sink-splat-operands - Disable sink splat operands to enable .vx, .vf,.wx, and .wf instructions.
4545
; CHECK: no-trailing-seq-cst-fence - Disable trailing fence for seq-cst store..
46-
; CHECK: optimized-nf2-segment-load-store - vlseg2eN.v and vsseg2eN.v areimplemented as a wide memory op and shuffle.
47-
; CHECK: optimized-nf3-segment-load-store - vlseg3eN.v and vsseg3eN.v areimplemented as a wide memory op and shuffle.
48-
; CHECK: optimized-nf4-segment-load-store - vlseg4eN.v and vsseg4eN.v areimplemented as a wide memory op and shuffle.
49-
; CHECK: optimized-nf5-segment-load-store - vlseg5eN.v and vsseg5eN.v areimplemented as a wide memory op and shuffle.
50-
; CHECK: optimized-nf6-segment-load-store - vlseg6eN.v and vsseg6eN.v areimplemented as a wide memory op and shuffle.
51-
; CHECK: optimized-nf7-segment-load-store - vlseg7eN.v and vsseg7eN.v areimplemented as a wide memory op and shuffle.
52-
; CHECK: optimized-nf8-segment-load-store - vlseg8eN.v and vsseg8eN.v areimplemented as a wide memory op and shuffle.
46+
; CHECK: optimized-nf2-segment-load-store - vlseg2eN.v and vsseg2eN.v are implemented as a wide memory op and shuffle.
47+
; CHECK: optimized-nf3-segment-load-store - vlseg3eN.v and vsseg3eN.v are implemented as a wide memory op and shuffle.
48+
; CHECK: optimized-nf4-segment-load-store - vlseg4eN.v and vsseg4eN.v are implemented as a wide memory op and shuffle.
49+
; CHECK: optimized-nf5-segment-load-store - vlseg5eN.v and vsseg5eN.v are implemented as a wide memory op and shuffle.
50+
; CHECK: optimized-nf6-segment-load-store - vlseg6eN.v and vsseg6eN.v are implemented as a wide memory op and shuffle.
51+
; CHECK: optimized-nf7-segment-load-store - vlseg7eN.v and vsseg7eN.v are implemented as a wide memory op and shuffle.
52+
; CHECK: optimized-nf8-segment-load-store - vlseg8eN.v and vsseg8eN.v are implemented as a wide memory op and shuffle.
5353
; CHECK: optimized-zero-stride-load - Optimized (perform fewer memory operations)zero-stride vector load.
5454
; CHECK: predictable-select-expensive - Prefer likely predicted branches over selects.
5555
; CHECK: prefer-w-inst - Prefer instructions with W suffix.

0 commit comments

Comments
 (0)