Skip to content

Commit 31aa705

Browse files
committed
ARM: dts: Don't use legacy clock defines for dra7 clkctrl
Looks like we are still using legacy clock defines for dra7. We want to stop using these as it prevents dropping the legacy clocks. Note that this is just a cosmetic fix. Cc: Tero Kristo <[email protected]> Signed-off-by: Tony Lindgren <[email protected]>
1 parent 9206a3a commit 31aa705

File tree

1 file changed

+10
-10
lines changed

1 file changed

+10
-10
lines changed

arch/arm/boot/dts/dra7.dtsi

Lines changed: 10 additions & 10 deletions
Original file line numberDiff line numberDiff line change
@@ -160,7 +160,7 @@
160160
target-module@48210000 {
161161
compatible = "ti,sysc-omap4-simple", "ti,sysc";
162162
power-domains = <&prm_mpu>;
163-
clocks = <&mpu_clkctrl DRA7_MPU_CLKCTRL 0>;
163+
clocks = <&mpu_clkctrl DRA7_MPU_MPU_CLKCTRL 0>;
164164
clock-names = "fck";
165165
#address-cells = <1>;
166166
#size-cells = <1>;
@@ -875,10 +875,10 @@
875875
<0x58000014 4>;
876876
reg-names = "rev", "syss";
877877
ti,syss-mask = <1>;
878-
clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 0>,
879-
<&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 9>,
880-
<&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 10>,
881-
<&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 11>;
878+
clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 0>,
879+
<&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
880+
<&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>,
881+
<&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 11>;
882882
clock-names = "fck", "hdmi_clk", "sys_clk", "tv_clk";
883883
#address-cells = <1>;
884884
#size-cells = <1>;
@@ -912,7 +912,7 @@
912912
SYSC_OMAP2_SOFTRESET |
913913
SYSC_OMAP2_AUTOIDLE)>;
914914
ti,syss-mask = <1>;
915-
clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 8>;
915+
clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
916916
clock-names = "fck";
917917
#address-cells = <1>;
918918
#size-cells = <1>;
@@ -939,8 +939,8 @@
939939
<SYSC_IDLE_SMART>,
940940
<SYSC_IDLE_SMART_WKUP>;
941941
ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET)>;
942-
clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 9>,
943-
<&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 8>;
942+
clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
943+
<&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
944944
clock-names = "fck", "dss_clk";
945945
#address-cells = <1>;
946946
#size-cells = <1>;
@@ -979,7 +979,7 @@
979979
compatible = "vivante,gc";
980980
reg = <0x0 0x700>;
981981
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
982-
clocks = <&dss_clkctrl DRA7_BB2D_CLKCTRL 0>;
982+
clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>;
983983
clock-names = "core";
984984
};
985985
};
@@ -1333,7 +1333,7 @@
13331333
ti,no-reset-on-init;
13341334
ti,no-idle;
13351335
timer@0 {
1336-
assigned-clocks = <&wkupaon_clkctrl DRA7_TIMER1_CLKCTRL 24>;
1336+
assigned-clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>;
13371337
assigned-clock-parents = <&sys_32k_ck>;
13381338
};
13391339
};

0 commit comments

Comments
 (0)