|
160 | 160 | target-module@48210000 {
|
161 | 161 | compatible = "ti,sysc-omap4-simple", "ti,sysc";
|
162 | 162 | power-domains = <&prm_mpu>;
|
163 |
| - clocks = <&mpu_clkctrl DRA7_MPU_CLKCTRL 0>; |
| 163 | + clocks = <&mpu_clkctrl DRA7_MPU_MPU_CLKCTRL 0>; |
164 | 164 | clock-names = "fck";
|
165 | 165 | #address-cells = <1>;
|
166 | 166 | #size-cells = <1>;
|
|
875 | 875 | <0x58000014 4>;
|
876 | 876 | reg-names = "rev", "syss";
|
877 | 877 | ti,syss-mask = <1>;
|
878 |
| - clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 0>, |
879 |
| - <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 9>, |
880 |
| - <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 10>, |
881 |
| - <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 11>; |
| 878 | + clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 0>, |
| 879 | + <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>, |
| 880 | + <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>, |
| 881 | + <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 11>; |
882 | 882 | clock-names = "fck", "hdmi_clk", "sys_clk", "tv_clk";
|
883 | 883 | #address-cells = <1>;
|
884 | 884 | #size-cells = <1>;
|
|
912 | 912 | SYSC_OMAP2_SOFTRESET |
|
913 | 913 | SYSC_OMAP2_AUTOIDLE)>;
|
914 | 914 | ti,syss-mask = <1>;
|
915 |
| - clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 8>; |
| 915 | + clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>; |
916 | 916 | clock-names = "fck";
|
917 | 917 | #address-cells = <1>;
|
918 | 918 | #size-cells = <1>;
|
|
939 | 939 | <SYSC_IDLE_SMART>,
|
940 | 940 | <SYSC_IDLE_SMART_WKUP>;
|
941 | 941 | ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET)>;
|
942 |
| - clocks = <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 9>, |
943 |
| - <&dss_clkctrl DRA7_DSS_CORE_CLKCTRL 8>; |
| 942 | + clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>, |
| 943 | + <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>; |
944 | 944 | clock-names = "fck", "dss_clk";
|
945 | 945 | #address-cells = <1>;
|
946 | 946 | #size-cells = <1>;
|
|
979 | 979 | compatible = "vivante,gc";
|
980 | 980 | reg = <0x0 0x700>;
|
981 | 981 | interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
|
982 |
| - clocks = <&dss_clkctrl DRA7_BB2D_CLKCTRL 0>; |
| 982 | + clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>; |
983 | 983 | clock-names = "core";
|
984 | 984 | };
|
985 | 985 | };
|
|
1333 | 1333 | ti,no-reset-on-init;
|
1334 | 1334 | ti,no-idle;
|
1335 | 1335 | timer@0 {
|
1336 |
| - assigned-clocks = <&wkupaon_clkctrl DRA7_TIMER1_CLKCTRL 24>; |
| 1336 | + assigned-clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>; |
1337 | 1337 | assigned-clock-parents = <&sys_32k_ck>;
|
1338 | 1338 | };
|
1339 | 1339 | };
|
|
0 commit comments