Skip to content

Commit 4bb6a9d

Browse files
swatish2-linuxjnikula
authored andcommitted
drm/i915/display: Extract glk_read_luts()
For glk, add hw read out to create hw blob of gamma lut values. v4: -No need to initialize *blob [Jani] -Removed right shifts [Jani] -Dropped dev local var [Jani] v5: -Returned blob instead of assigning it internally within the function [Ville] -Renamed glk_get_color_config() to glk_read_luts() [Ville] -Added degamma validation [Ville] v9: -80 character limit [Uma] -Made read func para as const [Ville, Uma] Signed-off-by: Swati Sharma <[email protected]> Reviewed-by: Jani Nikula <[email protected]> Signed-off-by: Jani Nikula <[email protected]> Link: https://patchwork.freedesktop.org/patch/msgid/[email protected]
1 parent 6b97b11 commit 4bb6a9d

File tree

2 files changed

+52
-2
lines changed

2 files changed

+52
-2
lines changed

drivers/gpu/drm/i915/display/intel_color.c

Lines changed: 49 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -1597,6 +1597,52 @@ static void ilk_read_luts(struct intel_crtc_state *crtc_state)
15971597
crtc_state->base.gamma_lut = ilk_read_lut_10(crtc_state);
15981598
}
15991599

1600+
static struct drm_property_blob *
1601+
glk_read_lut_10(const struct intel_crtc_state *crtc_state, u32 prec_index)
1602+
{
1603+
struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1604+
struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1605+
int hw_lut_size = ivb_lut_10_size(prec_index);
1606+
enum pipe pipe = crtc->pipe;
1607+
struct drm_property_blob *blob;
1608+
struct drm_color_lut *blob_data;
1609+
u32 i, val;
1610+
1611+
I915_WRITE(PREC_PAL_INDEX(pipe), prec_index |
1612+
PAL_PREC_AUTO_INCREMENT);
1613+
1614+
blob = drm_property_create_blob(&dev_priv->drm,
1615+
sizeof(struct drm_color_lut) * hw_lut_size,
1616+
NULL);
1617+
if (IS_ERR(blob))
1618+
return NULL;
1619+
1620+
blob_data = blob->data;
1621+
1622+
for (i = 0; i < hw_lut_size; i++) {
1623+
val = I915_READ(PREC_PAL_DATA(pipe));
1624+
1625+
blob_data[i].red = intel_color_lut_pack(REG_FIELD_GET(
1626+
PREC_PAL_DATA_RED_MASK, val), 10);
1627+
blob_data[i].green = intel_color_lut_pack(REG_FIELD_GET(
1628+
PREC_PAL_DATA_GREEN_MASK, val), 10);
1629+
blob_data[i].blue = intel_color_lut_pack(REG_FIELD_GET(
1630+
PREC_PAL_DATA_BLUE_MASK, val), 10);
1631+
}
1632+
1633+
I915_WRITE(PREC_PAL_INDEX(pipe), 0);
1634+
1635+
return blob;
1636+
}
1637+
1638+
static void glk_read_luts(struct intel_crtc_state *crtc_state)
1639+
{
1640+
if (crtc_state->gamma_mode == GAMMA_MODE_MODE_8BIT)
1641+
crtc_state->base.gamma_lut = i9xx_read_lut_8(crtc_state);
1642+
else
1643+
crtc_state->base.gamma_lut = glk_read_lut_10(crtc_state, PAL_PREC_INDEX_VALUE(0));
1644+
}
1645+
16001646
void intel_color_init(struct intel_crtc *crtc)
16011647
{
16021648
struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
@@ -1638,9 +1684,10 @@ void intel_color_init(struct intel_crtc *crtc)
16381684

16391685
if (INTEL_GEN(dev_priv) >= 11)
16401686
dev_priv->display.load_luts = icl_load_luts;
1641-
else if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
1687+
else if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
16421688
dev_priv->display.load_luts = glk_load_luts;
1643-
else if (INTEL_GEN(dev_priv) >= 8)
1689+
dev_priv->display.read_luts = glk_read_luts;
1690+
} else if (INTEL_GEN(dev_priv) >= 8)
16441691
dev_priv->display.load_luts = bdw_load_luts;
16451692
else if (INTEL_GEN(dev_priv) >= 7)
16461693
dev_priv->display.load_luts = ivb_load_luts;

drivers/gpu/drm/i915/i915_reg.h

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -10351,6 +10351,9 @@ enum skl_power_gate {
1035110351
#define _PAL_PREC_GC_MAX_A 0x4A410
1035210352
#define _PAL_PREC_GC_MAX_B 0x4AC10
1035310353
#define _PAL_PREC_GC_MAX_C 0x4B410
10354+
#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10355+
#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10356+
#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
1035410357
#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
1035510358
#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
1035610359
#define _PAL_PREC_EXT_GC_MAX_C 0x4B420

0 commit comments

Comments
 (0)