Skip to content

Commit 7b174c5

Browse files
jbrun3tsuperna9999
authored andcommitted
clk: meson: remove obsolete comments
Over time things changes in CCF and issues have been fixed in meson controllers. Now, clk81 is decently modeled by read-only PLLs, a mux, a divider and a gate. We can remove the FIXME comments related to clk81. Also remove the comment about devm_clk_hw_register, as there is apparently nothing wrong with it. Signed-off-by: Jerome Brunet <[email protected]> Signed-off-by: Neil Armstrong <[email protected]>
1 parent 14bd7b9 commit 7b174c5

File tree

3 files changed

+0
-12
lines changed

3 files changed

+0
-12
lines changed

drivers/clk/meson/axg.c

Lines changed: 0 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -411,11 +411,6 @@ static struct meson_clk_mpll axg_mpll3 = {
411411
},
412412
};
413413

414-
/*
415-
* FIXME The legacy composite clocks (e.g. clk81) are both PLL post-dividers
416-
* and should be modeled with their respective PLLs via the forthcoming
417-
* coordinated clock rates feature
418-
*/
419414
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
420415
static const char * const clk81_parent_names[] = {
421416
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",

drivers/clk/meson/gxbb.c

Lines changed: 0 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -575,12 +575,6 @@ static struct meson_clk_mpll gxbb_mpll2 = {
575575
},
576576
};
577577

578-
/*
579-
* FIXME The legacy composite clocks (e.g. clk81) are both PLL post-dividers
580-
* and should be modeled with their respective PLLs via the forthcoming
581-
* coordinated clock rates feature
582-
*/
583-
584578
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
585579
static const char * const clk81_parent_names[] = {
586580
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",

drivers/clk/meson/meson8b.c

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -849,7 +849,6 @@ static int meson8b_clkc_probe(struct platform_device *pdev)
849849
if (!meson8b_hw_onecell_data.hws[i])
850850
continue;
851851

852-
/* FIXME convert to devm_clk_register */
853852
ret = devm_clk_hw_register(dev, meson8b_hw_onecell_data.hws[i]);
854853
if (ret)
855854
return ret;

0 commit comments

Comments
 (0)