Skip to content

Commit c19ae98

Browse files
committed
drm/i915: Hide the atomic_read(reset_counter) behind a helper
This is principally a little bit of syntatic sugar to hide the atomic_read()s throughout the code to retrieve the current reset_counter. It also provides the other utility functions to check the reset state on the already read reset_counter, so that (in later patches) we can read it once and do multiple tests rather than risk the value changing between tests. v2: Be more strict on converting existing i915_reset_in_progress() over to the more verbose i915_reset_in_progress_or_wedged(). Signed-off-by: Chris Wilson <[email protected]> Cc: Daniel Vetter <[email protected]> Reviewed-by: Daniel Vetter <[email protected]> Link: http://patchwork.freedesktop.org/patch/msgid/[email protected]
1 parent d501b1d commit c19ae98

File tree

7 files changed

+55
-26
lines changed

7 files changed

+55
-26
lines changed

drivers/gpu/drm/i915/i915_debugfs.c

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -4722,7 +4722,7 @@ i915_wedged_get(void *data, u64 *val)
47224722
struct drm_device *dev = data;
47234723
struct drm_i915_private *dev_priv = dev->dev_private;
47244724

4725-
*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4725+
*val = i915_reset_counter(&dev_priv->gpu_error);
47264726

47274727
return 0;
47284728
}
@@ -4741,7 +4741,7 @@ i915_wedged_set(void *data, u64 val)
47414741
* while it is writing to 'i915_wedged'
47424742
*/
47434743

4744-
if (i915_reset_in_progress(&dev_priv->gpu_error))
4744+
if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error))
47454745
return -EAGAIN;
47464746

47474747
intel_runtime_pm_get(dev_priv);

drivers/gpu/drm/i915/i915_drv.h

Lines changed: 28 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -3093,20 +3093,44 @@ void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
30933093
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
30943094
bool interruptible);
30953095

3096+
static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3097+
{
3098+
return atomic_read(&error->reset_counter);
3099+
}
3100+
3101+
static inline bool __i915_reset_in_progress(u32 reset)
3102+
{
3103+
return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3104+
}
3105+
3106+
static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3107+
{
3108+
return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3109+
}
3110+
3111+
static inline bool __i915_terminally_wedged(u32 reset)
3112+
{
3113+
return unlikely(reset & I915_WEDGED);
3114+
}
3115+
30963116
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
30973117
{
3098-
return unlikely(atomic_read(&error->reset_counter)
3099-
& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3118+
return __i915_reset_in_progress(i915_reset_counter(error));
3119+
}
3120+
3121+
static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3122+
{
3123+
return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
31003124
}
31013125

31023126
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
31033127
{
3104-
return atomic_read(&error->reset_counter) & I915_WEDGED;
3128+
return __i915_terminally_wedged(i915_reset_counter(error));
31053129
}
31063130

31073131
static inline u32 i915_reset_count(struct i915_gpu_error *error)
31083132
{
3109-
return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
3133+
return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
31103134
}
31113135

31123136
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)

drivers/gpu/drm/i915/i915_gem.c

Lines changed: 8 additions & 8 deletions
Original file line numberDiff line numberDiff line change
@@ -83,7 +83,7 @@ i915_gem_wait_for_error(struct i915_gpu_error *error)
8383
{
8484
int ret;
8585

86-
#define EXIT_COND (!i915_reset_in_progress(error) || \
86+
#define EXIT_COND (!i915_reset_in_progress_or_wedged(error) || \
8787
i915_terminally_wedged(error))
8888
if (EXIT_COND)
8989
return 0;
@@ -1112,7 +1112,7 @@ int
11121112
i915_gem_check_wedge(struct i915_gpu_error *error,
11131113
bool interruptible)
11141114
{
1115-
if (i915_reset_in_progress(error)) {
1115+
if (i915_reset_in_progress_or_wedged(error)) {
11161116
/* Non-interruptible callers can't handle -EAGAIN, hence return
11171117
* -EIO unconditionally for these. */
11181118
if (!interruptible)
@@ -1299,7 +1299,7 @@ int __i915_wait_request(struct drm_i915_gem_request *req,
12991299

13001300
/* We need to check whether any gpu reset happened in between
13011301
* the caller grabbing the seqno and now ... */
1302-
if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1302+
if (reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
13031303
/* ... but upgrade the -EAGAIN to an -EIO if the gpu
13041304
* is truely gone. */
13051305
ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
@@ -1474,7 +1474,7 @@ i915_wait_request(struct drm_i915_gem_request *req)
14741474
return ret;
14751475

14761476
ret = __i915_wait_request(req,
1477-
atomic_read(&dev_priv->gpu_error.reset_counter),
1477+
i915_reset_counter(&dev_priv->gpu_error),
14781478
interruptible, NULL, NULL);
14791479
if (ret)
14801480
return ret;
@@ -1563,7 +1563,7 @@ i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
15631563
if (ret)
15641564
return ret;
15651565

1566-
reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1566+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
15671567

15681568
if (readonly) {
15691569
struct drm_i915_gem_request *req;
@@ -3179,7 +3179,7 @@ i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
31793179
}
31803180

31813181
drm_gem_object_unreference(&obj->base);
3182-
reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3182+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
31833183

31843184
for (i = 0; i < I915_NUM_ENGINES; i++) {
31853185
if (obj->last_read_req[i] == NULL)
@@ -3224,7 +3224,7 @@ __i915_gem_object_sync(struct drm_i915_gem_object *obj,
32243224
if (!i915_semaphore_is_enabled(obj->base.dev)) {
32253225
struct drm_i915_private *i915 = to_i915(obj->base.dev);
32263226
ret = __i915_wait_request(from_req,
3227-
atomic_read(&i915->gpu_error.reset_counter),
3227+
i915_reset_counter(&i915->gpu_error),
32283228
i915->mm.interruptible,
32293229
NULL,
32303230
&i915->rps.semaphores);
@@ -4205,7 +4205,7 @@ i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
42054205

42064206
target = request;
42074207
}
4208-
reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
4208+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
42094209
if (target)
42104210
i915_gem_request_reference(target);
42114211
spin_unlock(&file_priv->mm.lock);

drivers/gpu/drm/i915/i915_irq.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -2501,7 +2501,7 @@ static void i915_reset_and_wakeup(struct drm_device *dev)
25012501
* the reset in-progress bit is only ever set by code outside of this
25022502
* work we don't need to worry about any other races.
25032503
*/
2504-
if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2504+
if (i915_reset_in_progress_or_wedged(error) && !i915_terminally_wedged(error)) {
25052505
DRM_DEBUG_DRIVER("resetting chip\n");
25062506
kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
25072507
reset_event);

drivers/gpu/drm/i915/intel_display.c

Lines changed: 11 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -3200,10 +3200,12 @@ static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
32003200
struct drm_device *dev = crtc->dev;
32013201
struct drm_i915_private *dev_priv = dev->dev_private;
32023202
struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3203+
unsigned reset_counter;
32033204
bool pending;
32043205

3205-
if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3206-
intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3206+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
3207+
if (intel_crtc->reset_counter != reset_counter ||
3208+
__i915_reset_in_progress_or_wedged(reset_counter))
32073209
return false;
32083210

32093211
spin_lock_irq(&dev->event_lock);
@@ -10908,9 +10910,11 @@ static bool page_flip_finished(struct intel_crtc *crtc)
1090810910
{
1090910911
struct drm_device *dev = crtc->base.dev;
1091010912
struct drm_i915_private *dev_priv = dev->dev_private;
10913+
unsigned reset_counter;
1091110914

10912-
if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10913-
crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10915+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
10916+
if (crtc->reset_counter != reset_counter ||
10917+
__i915_reset_in_progress_or_wedged(reset_counter))
1091410918
return true;
1091510919

1091610920
/*
@@ -11573,7 +11577,7 @@ static int intel_crtc_page_flip(struct drm_crtc *crtc,
1157311577
goto cleanup;
1157411578

1157511579
atomic_inc(&intel_crtc->unpin_work_count);
11576-
intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
11580+
intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
1157711581

1157811582
if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1157911583
work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
@@ -13419,10 +13423,10 @@ static int intel_atomic_prepare_commit(struct drm_device *dev,
1341913423
return ret;
1342013424

1342113425
ret = drm_atomic_helper_prepare_planes(dev, state);
13422-
if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13426+
if (!ret && !async && !i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
1342313427
u32 reset_counter;
1342413428

13425-
reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13429+
reset_counter = i915_reset_counter(&dev_priv->gpu_error);
1342613430
mutex_unlock(&dev->struct_mutex);
1342713431

1342813432
for_each_plane_in_state(state, plane, plane_state, i) {

drivers/gpu/drm/i915/intel_lrc.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1055,7 +1055,7 @@ void intel_logical_ring_stop(struct intel_engine_cs *engine)
10551055
return;
10561056

10571057
ret = intel_engine_idle(engine);
1058-
if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
1058+
if (ret && !i915_reset_in_progress_or_wedged(&dev_priv->gpu_error))
10591059
DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
10601060
engine->name, ret);
10611061

drivers/gpu/drm/i915/intel_ringbuffer.c

Lines changed: 4 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -2364,8 +2364,8 @@ int intel_engine_idle(struct intel_engine_cs *engine)
23642364

23652365
/* Make sure we do not trigger any retires */
23662366
return __i915_wait_request(req,
2367-
atomic_read(&to_i915(engine->dev)->gpu_error.reset_counter),
2368-
to_i915(engine->dev)->mm.interruptible,
2367+
i915_reset_counter(&req->i915->gpu_error),
2368+
req->i915->mm.interruptible,
23692369
NULL, NULL);
23702370
}
23712371

@@ -3190,7 +3190,8 @@ intel_stop_engine(struct intel_engine_cs *engine)
31903190
return;
31913191

31923192
ret = intel_engine_idle(engine);
3193-
if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
3193+
if (ret &&
3194+
!i915_reset_in_progress_or_wedged(&to_i915(engine->dev)->gpu_error))
31943195
DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
31953196
engine->name, ret);
31963197

0 commit comments

Comments
 (0)