Skip to content

Commit 3797daa

Browse files
authored
[AArch64] Create set.fpmr intrinsic and assembly lowering (llvm#114248)
This patch introduces new llvm.set.fpmr intrinsics for setting value in FPMR register and adds its lowering to series of read-compare-write instructions. This intrinsic will be generated during lowering of FP8 C intrinsics into LLVM-IR introduced in later patch. ***This is an experimental implementation of handling fp8 intriniscs and is likely to change in the future.***
1 parent 34bf9dd commit 3797daa

File tree

3 files changed

+19
-1
lines changed

3 files changed

+19
-1
lines changed

llvm/include/llvm/IR/IntrinsicsAArch64.td

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -771,13 +771,16 @@ let TargetPrefix = "aarch64" in {
771771
: DefaultAttrsIntrinsic<[], [llvm_i64_ty], [IntrNoMem, IntrHasSideEffects]>;
772772
class RNDR_Intrinsic
773773
: DefaultAttrsIntrinsic<[llvm_i64_ty, llvm_i1_ty], [], [IntrNoMem, IntrHasSideEffects]>;
774+
class FPMR_Set_Intrinsic
775+
: DefaultAttrsIntrinsic<[], [llvm_i64_ty], [IntrInaccessibleMemOnly]>;
774776
}
775777

776778
// FP environment registers.
777779
def int_aarch64_get_fpcr : FPENV_Get_Intrinsic;
778780
def int_aarch64_set_fpcr : FPENV_Set_Intrinsic;
779781
def int_aarch64_get_fpsr : FPENV_Get_Intrinsic;
780782
def int_aarch64_set_fpsr : FPENV_Set_Intrinsic;
783+
def int_aarch64_set_fpmr : FPMR_Set_Intrinsic;
781784

782785
// Armv8.5-A Random number generation intrinsics
783786
def int_aarch64_rndr : RNDR_Intrinsic;

llvm/lib/Target/AArch64/AArch64InstrInfo.td

Lines changed: 6 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -2157,6 +2157,12 @@ def MSR_FPSR : Pseudo<(outs), (ins GPR64:$val),
21572157
PseudoInstExpansion<(MSR 0xda21, GPR64:$val)>,
21582158
Sched<[WriteSys]>;
21592159

2160+
let Defs = [FPMR] in
2161+
def MSR_FPMR : Pseudo<(outs), (ins GPR64:$val),
2162+
[(int_aarch64_set_fpmr i64:$val)]>,
2163+
PseudoInstExpansion<(MSR 0xda22, GPR64:$val)>,
2164+
Sched<[WriteSys]>;
2165+
21602166
// Generic system instructions
21612167
def SYSxt : SystemXtI<0, "sys">;
21622168
def SYSLxt : SystemLXtI<1, "sysl">;

llvm/test/CodeGen/AArch64/arm64-fpenv.ll

Lines changed: 10 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4
2-
; RUN: llc -mtriple=aarch64 < %s | FileCheck %s
2+
; RUN: llc -mtriple=aarch64 -verify-machineinstrs < %s | FileCheck %s
33

44
define i64 @get_fpcr() #0 {
55
; CHECK-LABEL: get_fpcr:
@@ -37,6 +37,15 @@ define void @set_fpsr(i64 %sr) {
3737
ret void
3838
}
3939

40+
define void @set_fpmr(i64 %sr) {
41+
; CHECK-LABEL: set_fpmr:
42+
; CHECK: // %bb.0:
43+
; CHECK-NEXT: msr FPMR, x0
44+
; CHECK-NEXT: ret
45+
call void @llvm.aarch64.set.fpmr(i64 %sr)
46+
ret void
47+
}
48+
4049
declare i64 @llvm.aarch64.get.fpcr()
4150
declare void @llvm.aarch64.set.fpcr(i64)
4251
declare i64 @llvm.aarch64.get.fpsr()

0 commit comments

Comments
 (0)