|
| 1 | +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5 |
| 2 | +; RUN: llc -mattr=+sve < %s | FileCheck %s |
| 3 | +; RUN: llc -mattr=+sme -force-streaming < %s | FileCheck %s |
| 4 | + |
| 5 | +target triple = "aarch64-unknown-linux-gnu" |
| 6 | + |
| 7 | +define <vscale x 2 x float> @fpext_nxv2bf16_to_nxv2f32(<vscale x 2 x bfloat> %a) { |
| 8 | +; CHECK-LABEL: fpext_nxv2bf16_to_nxv2f32: |
| 9 | +; CHECK: // %bb.0: |
| 10 | +; CHECK-NEXT: lsl z0.s, z0.s, #16 |
| 11 | +; CHECK-NEXT: ret |
| 12 | + %res = fpext <vscale x 2 x bfloat> %a to <vscale x 2 x float> |
| 13 | + ret <vscale x 2 x float> %res |
| 14 | +} |
| 15 | + |
| 16 | +define <vscale x 4 x float> @fpext_nxv4bf16_to_nxv4f32(<vscale x 4 x bfloat> %a) { |
| 17 | +; CHECK-LABEL: fpext_nxv4bf16_to_nxv4f32: |
| 18 | +; CHECK: // %bb.0: |
| 19 | +; CHECK-NEXT: lsl z0.s, z0.s, #16 |
| 20 | +; CHECK-NEXT: ret |
| 21 | + %res = fpext <vscale x 4 x bfloat> %a to <vscale x 4 x float> |
| 22 | + ret <vscale x 4 x float> %res |
| 23 | +} |
| 24 | + |
| 25 | +define <vscale x 8 x float> @fpext_nxv8bf16_to_nxv8f32(<vscale x 8 x bfloat> %a) { |
| 26 | +; CHECK-LABEL: fpext_nxv8bf16_to_nxv8f32: |
| 27 | +; CHECK: // %bb.0: |
| 28 | +; CHECK-NEXT: uunpklo z1.s, z0.h |
| 29 | +; CHECK-NEXT: uunpkhi z2.s, z0.h |
| 30 | +; CHECK-NEXT: lsl z0.s, z1.s, #16 |
| 31 | +; CHECK-NEXT: lsl z1.s, z2.s, #16 |
| 32 | +; CHECK-NEXT: ret |
| 33 | + %res = fpext <vscale x 8 x bfloat> %a to <vscale x 8 x float> |
| 34 | + ret <vscale x 8 x float> %res |
| 35 | +} |
| 36 | + |
| 37 | +define <vscale x 2 x double> @fpext_nxv2bf16_to_nxv2f64(<vscale x 2 x bfloat> %a) { |
| 38 | +; CHECK-LABEL: fpext_nxv2bf16_to_nxv2f64: |
| 39 | +; CHECK: // %bb.0: |
| 40 | +; CHECK-NEXT: lsl z0.s, z0.s, #16 |
| 41 | +; CHECK-NEXT: ptrue p0.d |
| 42 | +; CHECK-NEXT: fcvt z0.d, p0/m, z0.s |
| 43 | +; CHECK-NEXT: ret |
| 44 | + %res = fpext <vscale x 2 x bfloat> %a to <vscale x 2 x double> |
| 45 | + ret <vscale x 2 x double> %res |
| 46 | +} |
| 47 | + |
| 48 | +define <vscale x 4 x double> @fpext_nxv4bf16_to_nxv4f64(<vscale x 4 x bfloat> %a) { |
| 49 | +; CHECK-LABEL: fpext_nxv4bf16_to_nxv4f64: |
| 50 | +; CHECK: // %bb.0: |
| 51 | +; CHECK-NEXT: uunpklo z1.d, z0.s |
| 52 | +; CHECK-NEXT: uunpkhi z0.d, z0.s |
| 53 | +; CHECK-NEXT: ptrue p0.d |
| 54 | +; CHECK-NEXT: lsl z1.s, z1.s, #16 |
| 55 | +; CHECK-NEXT: lsl z2.s, z0.s, #16 |
| 56 | +; CHECK-NEXT: movprfx z0, z1 |
| 57 | +; CHECK-NEXT: fcvt z0.d, p0/m, z1.s |
| 58 | +; CHECK-NEXT: movprfx z1, z2 |
| 59 | +; CHECK-NEXT: fcvt z1.d, p0/m, z2.s |
| 60 | +; CHECK-NEXT: ret |
| 61 | + %res = fpext <vscale x 4 x bfloat> %a to <vscale x 4 x double> |
| 62 | + ret <vscale x 4 x double> %res |
| 63 | +} |
| 64 | + |
| 65 | +define <vscale x 8 x double> @fpext_nxv8bf16_to_nxv8f64(<vscale x 8 x bfloat> %a) { |
| 66 | +; CHECK-LABEL: fpext_nxv8bf16_to_nxv8f64: |
| 67 | +; CHECK: // %bb.0: |
| 68 | +; CHECK-NEXT: uunpklo z1.s, z0.h |
| 69 | +; CHECK-NEXT: uunpkhi z0.s, z0.h |
| 70 | +; CHECK-NEXT: ptrue p0.d |
| 71 | +; CHECK-NEXT: uunpklo z2.d, z1.s |
| 72 | +; CHECK-NEXT: uunpkhi z1.d, z1.s |
| 73 | +; CHECK-NEXT: uunpklo z3.d, z0.s |
| 74 | +; CHECK-NEXT: uunpkhi z0.d, z0.s |
| 75 | +; CHECK-NEXT: lsl z1.s, z1.s, #16 |
| 76 | +; CHECK-NEXT: lsl z2.s, z2.s, #16 |
| 77 | +; CHECK-NEXT: lsl z3.s, z3.s, #16 |
| 78 | +; CHECK-NEXT: lsl z4.s, z0.s, #16 |
| 79 | +; CHECK-NEXT: fcvt z1.d, p0/m, z1.s |
| 80 | +; CHECK-NEXT: movprfx z0, z2 |
| 81 | +; CHECK-NEXT: fcvt z0.d, p0/m, z2.s |
| 82 | +; CHECK-NEXT: movprfx z2, z3 |
| 83 | +; CHECK-NEXT: fcvt z2.d, p0/m, z3.s |
| 84 | +; CHECK-NEXT: movprfx z3, z4 |
| 85 | +; CHECK-NEXT: fcvt z3.d, p0/m, z4.s |
| 86 | +; CHECK-NEXT: ret |
| 87 | + %res = fpext <vscale x 8 x bfloat> %a to <vscale x 8 x double> |
| 88 | + ret <vscale x 8 x double> %res |
| 89 | +} |
0 commit comments