Skip to content

Commit db37937

Browse files
committed
[ARM] Added additional patterns to VABD instruction
Added extra patterns to VABD instruction so it is selected in place of VSUB and VABS. Added corresponding regression test too. Differential Revision: https://reviews.llvm.org/D84500
1 parent 998334d commit db37937

File tree

2 files changed

+70
-0
lines changed

2 files changed

+70
-0
lines changed

llvm/lib/Target/ARM/ARMInstrMVE.td

Lines changed: 7 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -3775,6 +3775,13 @@ multiclass MVE_VABD_fp_m<MVEVectorVTInfo VTI>
37753775
defm MVE_VABDf32 : MVE_VABD_fp_m<MVE_v4f32>;
37763776
defm MVE_VABDf16 : MVE_VABD_fp_m<MVE_v8f16>;
37773777

3778+
let Predicates = [HasMVEFloat] in {
3779+
def : Pat<(v8f16 (fabs (fsub (v8f16 MQPR:$Qm), (v8f16 MQPR:$Qn)))),
3780+
(MVE_VABDf16 MQPR:$Qm, MQPR:$Qn)>;
3781+
def : Pat<(v4f32 (fabs (fsub (v4f32 MQPR:$Qm), (v4f32 MQPR:$Qn)))),
3782+
(MVE_VABDf32 MQPR:$Qm, MQPR:$Qn)>;
3783+
}
3784+
37783785
class MVE_VCVT_fix<string suffix, bit fsi, bit U, bit op,
37793786
Operand imm_operand_type>
37803787
: MVE_float<"vcvt", suffix,

llvm/test/CodeGen/Thumb2/mve-vabd.ll

Lines changed: 63 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,63 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2+
; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve %s -o - | FileCheck %s --check-prefix=CHECK --check-prefix=CHECK-MVE
3+
; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve.fp %s -o - | FileCheck %s --check-prefix=CHECK --check-prefix=CHECK-MVEFP
4+
5+
define arm_aapcs_vfpcc void @vabd_v4f32(<4 x float> %x, <4 x float> %y, <4 x float>* %z) {
6+
; CHECK-MVE-LABEL: vabd_v4f32
7+
; CHECK-MVE: @ %bb.0: @ %entry
8+
; CHECK-MVE-NEXT: .save {r4, r5, r6, r7, lr}
9+
; CHECK-MVE-NEXT: push {r4, r5, r6, r7, lr}
10+
; CHECK-MVE-NEXT: .pad #4
11+
; CHECK-MVE-NEXT: sub sp, #4
12+
; CHECK-MVE-NEXT: .vsave {d8, d9, d10, d11}
13+
; CHECK-MVE-NEXT: vpush {d8, d9, d10, d11}
14+
; CHECK-MVE-NEXT: vmov q4, q1
15+
; CHECK-MVE-NEXT: vmov q5, q0
16+
; CHECK-MVE-NEXT: mov r4, r0
17+
; CHECK-MVE-NEXT: vmov r0, s20
18+
; CHECK-MVE-NEXT: vmov r1, s16
19+
; CHECK-MVE-NEXT: bl __aeabi_fsub
20+
; CHECK-MVE-NEXT: mov r5, r0
21+
; CHECK-MVE-NEXT: vmov r0, s21
22+
23+
; CHECK-MVEFP-LABEL: vabd_v4f32
24+
; CHECK-MVEFP: @ %bb.0: @ %entry
25+
; CHECK-MVEFP-NEXT: vabd.f32 q0, q0, q1
26+
; CHECK-MVEFP-NEXT: vstrw.32 q0, [r0]
27+
; CHECK-MVEFP-NEXT: bx lr
28+
entry:
29+
%0 = fsub <4 x float> %x, %y
30+
%1 = call <4 x float> @llvm.fabs.v4f32(<4 x float> %0)
31+
store <4 x float> %1, <4 x float>* %z, align 4
32+
ret void
33+
}
34+
35+
define arm_aapcs_vfpcc void @vabd_v8f16(<8 x half> %x, <8 x half> %y, <8 x half>* %z) {
36+
; CHECK-MVE-LABEL: vabd_v8f16
37+
; CHECK-MVE: @ %bb.0: @ %entry
38+
; CHECK-MVE-NEXT: .save {r4, r5, r6, lr}
39+
; CHECK-MVE-NEXT: push {r4, r5, r6, lr}
40+
; CHECK-MVE-NEXT: .vsave {d8, d9, d10, d11, d12, d13}
41+
; CHECK-MVE-NEXT: vpush {d8, d9, d10, d11, d12, d13}
42+
; CHECK-MVE-NEXT: mov r4, r0
43+
; CHECK-MVE-NEXT: vmov.u16 r0, q1[1]
44+
; CHECK-MVE-NEXT: vmov q5, q1
45+
; CHECK-MVE-NEXT: vmov q4, q0
46+
; CHECK-MVE-NEXT: bl __aeabi_h2f
47+
; CHECK-MVE-NEXT: mov r5, r0
48+
; CHECK-MVE-NEXT: vmov.u16 r0, q4[1]
49+
50+
; CHECK-MVEFP-LABEL: vabd_v8f16
51+
; CHECK-MVEFP: @ %bb.0: @ %entry
52+
; CHECK-MVEFP-NEXT: vabd.f16 q0, q0, q1
53+
; CHECK-MVEFP-NEXT: vstrw.32 q0, [r0]
54+
; CHECK-MVEFP-NEXT: bx lr
55+
entry:
56+
%0 = fsub <8 x half> %x, %y
57+
%1 = call <8 x half> @llvm.fabs.v8f16(<8 x half> %0)
58+
store <8 x half> %1, <8 x half>* %z
59+
ret void
60+
}
61+
62+
declare <4 x float> @llvm.fabs.v4f32(<4 x float>)
63+
declare <8 x half> @llvm.fabs.v8f16(<8 x half>)

0 commit comments

Comments
 (0)