Skip to content

Commit da7fa0d

Browse files
committed
[HAL LPC43xx] Fix mask bits for SPI clock rate
1 parent 72e8241 commit da7fa0d

File tree

1 file changed

+2
-2
lines changed

1 file changed

+2
-2
lines changed

targets/TARGET_NXP/TARGET_LPC43XX/spi_api.c

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -117,7 +117,7 @@ void spi_format(spi_t *obj, int bits, int mode, int slave) {
117117

118118
int FRF = 0; // FRF (frame format) = SPI
119119
uint32_t tmp = obj->spi->CR0;
120-
tmp &= ~(0xFFFF);
120+
tmp &= ~(0x00FF); // Clear DSS, FRF, CPOL and CPHA [7:0]
121121
tmp |= DSS << 0
122122
| FRF << 4
123123
| SPO << 6
@@ -152,7 +152,7 @@ void spi_frequency(spi_t *obj, int hz) {
152152
obj->spi->CPSR = prescaler;
153153

154154
// divider
155-
obj->spi->CR0 &= ~(0xFFFF << 8);
155+
obj->spi->CR0 &= ~(0xFF00); // Clear SCR: Serial clock rate [15:8]
156156
obj->spi->CR0 |= (divider - 1) << 8;
157157
ssp_enable(obj);
158158
return;

0 commit comments

Comments
 (0)