Skip to content

Commit caa798c

Browse files
committed
[GlobalISel] Use Register. NFC
1 parent 7cee4c7 commit caa798c

File tree

5 files changed

+5
-5
lines changed

5 files changed

+5
-5
lines changed

llvm/include/llvm/CodeGen/GlobalISel/CallLowering.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -597,7 +597,7 @@ class CallLowering {
597597
ArrayRef<Register> ResRegs,
598598
ArrayRef<ArrayRef<Register>> ArgRegs, Register SwiftErrorVReg,
599599
std::optional<PtrAuthInfo> PAI, Register ConvergenceCtrlToken,
600-
std::function<unsigned()> GetCalleeReg) const;
600+
std::function<Register()> GetCalleeReg) const;
601601

602602
/// For targets which want to use big-endian can enable it with
603603
/// enableBigEndian() hook

llvm/include/llvm/CodeGen/GlobalISel/GIMatchTableExecutor.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -620,7 +620,7 @@ class GIMatchTableExecutor {
620620
struct MatcherState {
621621
std::vector<ComplexRendererFns::value_type> Renderers;
622622
RecordedMIVector MIs;
623-
DenseMap<unsigned, unsigned> TempRegisters;
623+
DenseMap<unsigned, Register> TempRegisters;
624624
/// Named operands that predicate with 'let PredicateCodeUsesOperands = 1'
625625
/// referenced in its argument list. Operands are inserted at index set by
626626
/// emitter, it corresponds to the order in which names appear in argument

llvm/lib/CodeGen/GlobalISel/CallLowering.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -96,7 +96,7 @@ bool CallLowering::lowerCall(MachineIRBuilder &MIRBuilder, const CallBase &CB,
9696
Register SwiftErrorVReg,
9797
std::optional<PtrAuthInfo> PAI,
9898
Register ConvergenceCtrlToken,
99-
std::function<unsigned()> GetCalleeReg) const {
99+
std::function<Register()> GetCalleeReg) const {
100100
CallLoweringInfo Info;
101101
const DataLayout &DL = MIRBuilder.getDataLayout();
102102
MachineFunction &MF = MIRBuilder.getMF();

llvm/lib/CodeGen/GlobalISel/LegalizerHelper.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -6421,7 +6421,7 @@ void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
64216421
B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
64226422
DstRegs[DstIdx] = FactorSum;
64236423

6424-
unsigned CarrySumPrevDstIdx;
6424+
Register CarrySumPrevDstIdx;
64256425
SmallVector<Register, 4> Factors;
64266426

64276427
for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {

llvm/lib/CodeGen/GlobalISel/MachineIRBuilder.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -871,7 +871,7 @@ MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID,
871871
ArrayRef<Register> ResultRegs,
872872
bool HasSideEffects, bool isConvergent) {
873873
auto MIB = buildInstr(getIntrinsicOpcode(HasSideEffects, isConvergent));
874-
for (unsigned ResultReg : ResultRegs)
874+
for (Register ResultReg : ResultRegs)
875875
MIB.addDef(ResultReg);
876876
MIB.addIntrinsicID(ID);
877877
return MIB;

0 commit comments

Comments
 (0)