Skip to content

Commit ea9d75a

Browse files
committed
[AMDGPU] Misc formatting fixes. NFC.
1 parent 7017efa commit ea9d75a

File tree

6 files changed

+7
-9
lines changed

6 files changed

+7
-9
lines changed

llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -3193,7 +3193,7 @@ bool AMDGPUDAGToDAGISel::isVGPRImm(const SDNode * N) const {
31933193
return !AllUsesAcceptSReg && (Limit < 10);
31943194
}
31953195

3196-
bool AMDGPUDAGToDAGISel::isUniformLoad(const SDNode * N) const {
3196+
bool AMDGPUDAGToDAGISel::isUniformLoad(const SDNode *N) const {
31973197
auto Ld = cast<LoadSDNode>(N);
31983198

31993199
const MachineMemOperand *MMO = Ld->getMemOperand();

llvm/lib/Target/AMDGPU/AMDGPUInstructionSelector.cpp

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -5422,6 +5422,7 @@ bool AMDGPUInstructionSelector::selectNamedBarrierInst(
54225422
I.eraseFromParent();
54235423
return true;
54245424
}
5425+
54255426
bool AMDGPUInstructionSelector::selectSBarrierLeave(MachineInstr &I) const {
54265427
MachineBasicBlock *BB = I.getParent();
54275428
const DebugLoc &DL = I.getDebugLoc();

llvm/lib/Target/AMDGPU/DSInstructions.td

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1267,7 +1267,7 @@ let AssemblerPredicate = isGFX11Only, DecoderNamespace = "GFX11" in {
12671267
multiclass DS_Real_gfx11<bits<8> op> {
12681268
def _gfx11 :
12691269
Base_DS_Real_gfx6_gfx7_gfx10_gfx11_gfx12<op, !cast<DS_Pseudo>(NAME),
1270-
SIEncodingFamily.GFX11>;
1270+
SIEncodingFamily.GFX11>;
12711271
}
12721272

12731273
multiclass DS_Real_Renamed_gfx11<bits<8> op, DS_Pseudo backing_pseudo, string real_name> {

llvm/lib/Target/AMDGPU/FLATInstructions.td

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -2690,8 +2690,8 @@ defm FLAT_ATOMIC_COND_SUB_U32 : VFLAT_Real_Atomics_gfx12<0x050, "FLAT_ATOMI
26902690
defm FLAT_ATOMIC_MIN_NUM_F32 : VFLAT_Real_Atomics_gfx12<0x051, "FLAT_ATOMIC_FMIN", "flat_atomic_min_num_f32", true, "flat_atomic_min_f32">;
26912691
defm FLAT_ATOMIC_MAX_NUM_F32 : VFLAT_Real_Atomics_gfx12<0x052, "FLAT_ATOMIC_FMAX", "flat_atomic_max_num_f32", true, "flat_atomic_max_f32">;
26922692
defm FLAT_ATOMIC_ADD_F32 : VFLAT_Real_Atomics_gfx12<0x056>;
2693-
defm FLAT_ATOMIC_PK_ADD_F16 : VFLAT_Real_Atomics_gfx12<0x059, "FLAT_ATOMIC_PK_ADD_F16", "flat_atomic_pk_add_f16">;
2694-
defm FLAT_ATOMIC_PK_ADD_BF16 : VFLAT_Real_Atomics_gfx12<0x05a, "FLAT_ATOMIC_PK_ADD_BF16", "flat_atomic_pk_add_bf16">;
2693+
defm FLAT_ATOMIC_PK_ADD_F16 : VFLAT_Real_Atomics_gfx12<0x059>;
2694+
defm FLAT_ATOMIC_PK_ADD_BF16 : VFLAT_Real_Atomics_gfx12<0x05a>;
26952695

26962696
// ENC_VGLOBAL.
26972697
defm GLOBAL_LOAD_U8 : VGLOBAL_Real_AllAddr_gfx12<0x010, "GLOBAL_LOAD_UBYTE", "global_load_u8", true>;
@@ -2762,8 +2762,8 @@ let WaveSizePredicate = isWave64, DecoderNamespace = "GFX12W64" in {
27622762
}
27632763

27642764
defm GLOBAL_ATOMIC_ORDERED_ADD_B64 : VGLOBAL_Real_Atomics_gfx12<0x073>;
2765-
defm GLOBAL_ATOMIC_PK_ADD_F16 : VGLOBAL_Real_Atomics_gfx12<0x059, "GLOBAL_ATOMIC_PK_ADD_F16", "global_atomic_pk_add_f16">;
2766-
defm GLOBAL_ATOMIC_PK_ADD_BF16 : VGLOBAL_Real_Atomics_gfx12<0x05a, "GLOBAL_ATOMIC_PK_ADD_BF16", "global_atomic_pk_add_bf16">;
2765+
defm GLOBAL_ATOMIC_PK_ADD_F16 : VGLOBAL_Real_Atomics_gfx12<0x059>;
2766+
defm GLOBAL_ATOMIC_PK_ADD_BF16 : VGLOBAL_Real_Atomics_gfx12<0x05a>;
27672767

27682768
defm GLOBAL_INV : VFLAT_Real_Base_gfx12<0x02b>;
27692769
defm GLOBAL_WB : VFLAT_Real_Base_gfx12<0x02c>;

llvm/lib/Target/AMDGPU/SOPInstructions.td

Lines changed: 0 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -505,8 +505,6 @@ def S_WAKEUP_BARRIER_IMM : SOP1_Pseudo <"s_wakeup_barrier", (outs),
505505
(ins SplitBarrier:$src0), "$src0", []>{
506506
let SchedRW = [WriteBarrier];
507507
let isConvergent = 1;
508-
509-
510508
}
511509
} // End has_sdst = 0
512510

llvm/lib/Target/AMDGPU/VOP1Instructions.td

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -705,7 +705,6 @@ class VOP1_DPP16_Gen<bits<8> op, VOP1_DPP_Pseudo ps, GFXGen Gen, VOPProfile p =
705705
let DecoderNamespace = "DPP"#Gen.DecoderNamespace;
706706
}
707707

708-
709708
class VOP1_DPP8<bits<8> op, VOP1_Pseudo ps, VOPProfile p = ps.Pfl> :
710709
VOP_DPP8<ps.OpName, p> {
711710
let hasSideEffects = ps.hasSideEffects;

0 commit comments

Comments
 (0)