-
Notifications
You must be signed in to change notification settings - Fork 14.3k
[RISCV] Implement base scheduling model for andes 45 series processor. #141008
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
Merged
Merged
Changes from all commits
Commits
Show all changes
2 commits
Select commit
Hold shift + click to select a range
File filter
Filter by extension
Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
There are no files selected for viewing
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,339 @@ | ||
//==- RISCVSchedAndes45.td - Andes45 Scheduling Definitions --*- tablegen -*-=// | ||
// | ||
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | ||
// See https://llvm.org/LICENSE.txt for license information. | ||
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | ||
// | ||
//===----------------------------------------------------------------------===// | ||
|
||
//===----------------------------------------------------------------------===// | ||
|
||
// FIXME: Implement sheduling model for V and other extensions. | ||
def Andes45Model : SchedMachineModel { | ||
let MicroOpBufferSize = 0; // Andes45 is in-order processor | ||
let IssueWidth = 2; // 2 micro-ops dispatched per cycle | ||
let LoadLatency = 2; | ||
let MispredictPenalty = 5; | ||
let CompleteModel = 0; | ||
} | ||
|
||
let SchedModel = Andes45Model in { | ||
|
||
//===----------------------------------------------------------------------===// | ||
// Define each kind of processor resource and number available. | ||
|
||
//===----------------------------------------------------------------------===// | ||
// Andes 45 series CPU | ||
// - 2 Interger Arithmetic and Logical Units (ALU) | ||
// - Multiply / Divide Unit (MDU) | ||
// - Load Store Unit (LSU) | ||
// - Control and Status Register Unit (CSR) | ||
// - Floating Point Multiply-Accumulate Unit (FMAC) | ||
// - Floating Point Divide / SQRT Unit (FDIV) | ||
// - Floating Point Move Unit (FMV) | ||
// - Floating Point Misc Unit (FMISC) | ||
//===----------------------------------------------------------------------===// | ||
|
||
let BufferSize = 0 in { | ||
def Andes45ALU : ProcResource<2>; | ||
def Andes45MDU : ProcResource<1>; | ||
def Andes45LSU : ProcResource<1>; | ||
def Andes45CSR : ProcResource<1>; | ||
|
||
def Andes45FMAC : ProcResource<1>; | ||
def Andes45FDIV : ProcResource<1>; | ||
def Andes45FMV : ProcResource<1>; | ||
def Andes45FMISC : ProcResource<1>; | ||
} | ||
|
||
// Integer arithmetic and logic | ||
def : WriteRes<WriteIALU, [Andes45ALU]>; | ||
def : WriteRes<WriteIALU32, [Andes45ALU]>; | ||
def : WriteRes<WriteShiftImm, [Andes45ALU]>; | ||
def : WriteRes<WriteShiftImm32, [Andes45ALU]>; | ||
def : WriteRes<WriteShiftReg, [Andes45ALU]>; | ||
def : WriteRes<WriteShiftReg32, [Andes45ALU]>; | ||
|
||
// Branching | ||
def : WriteRes<WriteJmp, [Andes45ALU]>; | ||
def : WriteRes<WriteJal, [Andes45ALU]>; | ||
def : WriteRes<WriteJalr, [Andes45ALU]>; | ||
|
||
// Integer multiplication | ||
let Latency = 3 in { | ||
def : WriteRes<WriteIMul, [Andes45MDU]>; | ||
def : WriteRes<WriteIMul32, [Andes45MDU]>; | ||
} | ||
|
||
// Integer division | ||
let Latency = 39, ReleaseAtCycles = [39] in { | ||
def : WriteRes<WriteIDiv, [Andes45MDU]>; | ||
def : WriteRes<WriteIDiv32, [Andes45MDU]>; | ||
} | ||
|
||
// Integer remainder | ||
let Latency = 39, ReleaseAtCycles = [39] in { | ||
def : WriteRes<WriteIRem, [Andes45MDU]>; | ||
def : WriteRes<WriteIRem32, [Andes45MDU]>; | ||
} | ||
|
||
// Memory | ||
let Latency = 5 in { | ||
def : WriteRes<WriteLDB, [Andes45LSU]>; | ||
def : WriteRes<WriteLDH, [Andes45LSU]>; | ||
def : WriteRes<WriteFLD16, [Andes45LSU]>; | ||
} | ||
|
||
let Latency = 3 in { | ||
def : WriteRes<WriteLDW, [Andes45LSU]>; | ||
def : WriteRes<WriteLDD, [Andes45LSU]>; | ||
def : WriteRes<WriteFLD32, [Andes45LSU]>; | ||
def : WriteRes<WriteFLD64, [Andes45LSU]>; | ||
} | ||
|
||
let Latency = 1 in { | ||
def : WriteRes<WriteSTB, [Andes45LSU]>; | ||
def : WriteRes<WriteSTH, [Andes45LSU]>; | ||
def : WriteRes<WriteSTW, [Andes45LSU]>; | ||
def : WriteRes<WriteSTD, [Andes45LSU]>; | ||
def : WriteRes<WriteFST16, [Andes45LSU]>; | ||
def : WriteRes<WriteFST32, [Andes45LSU]>; | ||
def : WriteRes<WriteFST64, [Andes45LSU]>; | ||
} | ||
|
||
// Atomic Memory | ||
let Latency = 9 in { | ||
def : WriteRes<WriteAtomicW, [Andes45LSU]>; | ||
def : WriteRes<WriteAtomicD, [Andes45LSU]>; | ||
def : WriteRes<WriteAtomicLDW, [Andes45LSU]>; | ||
def : WriteRes<WriteAtomicLDD, [Andes45LSU]>; | ||
} | ||
|
||
let Latency = 3 in { | ||
def : WriteRes<WriteAtomicSTW, [Andes45LSU]>; | ||
def : WriteRes<WriteAtomicSTD, [Andes45LSU]>; | ||
} | ||
|
||
// FMAC | ||
let Latency = 4 in { | ||
def : WriteRes<WriteFAdd16, [Andes45FMAC]>; | ||
def : WriteRes<WriteFAdd32, [Andes45FMAC]>; | ||
def : WriteRes<WriteFAdd64, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMul16, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMul32, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMul64, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMA16, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMA32, [Andes45FMAC]>; | ||
def : WriteRes<WriteFMA64, [Andes45FMAC]>; | ||
} | ||
|
||
// FDIV | ||
let Latency = 12, ReleaseAtCycles = [12] in | ||
def : WriteRes<WriteFDiv16, [Andes45FDIV]>; | ||
wangpc-pp marked this conversation as resolved.
Show resolved
Hide resolved
|
||
let Latency = 11, ReleaseAtCycles = [11] in | ||
def : WriteRes<WriteFSqrt16, [Andes45FDIV]>; | ||
|
||
let Latency = 19, ReleaseAtCycles = [19] in | ||
def : WriteRes<WriteFDiv32, [Andes45FDIV]>; | ||
let Latency = 18, ReleaseAtCycles = [18] in | ||
def : WriteRes<WriteFSqrt32, [Andes45FDIV]>; | ||
|
||
let Latency = 33, ReleaseAtCycles = [33] in | ||
def : WriteRes<WriteFDiv64, [Andes45FDIV]>; | ||
let Latency = 32, ReleaseAtCycles = [32] in | ||
def : WriteRes<WriteFSqrt64, [Andes45FDIV]>; | ||
|
||
// FMV | ||
def : WriteRes<WriteFSGNJ16, [Andes45FMV]>; | ||
def : WriteRes<WriteFSGNJ32, [Andes45FMV]>; | ||
def : WriteRes<WriteFSGNJ64, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovF16ToI16, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovI16ToF16, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovF32ToI32, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovI32ToF32, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovF64ToI64, [Andes45FMV]>; | ||
def : WriteRes<WriteFMovI64ToF64, [Andes45FMV]>; | ||
|
||
// FMISC | ||
let Latency = 2 in { | ||
def : WriteRes<WriteFMinMax16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFMinMax32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFMinMax64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFClass16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFClass32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFClass64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCmp16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCmp32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCmp64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF16ToI32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF16ToI64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF32ToI32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF32ToI64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF64ToI32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF64ToI64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI32ToF16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI32ToF32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI32ToF64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI64ToF16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI64ToF32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtI64ToF64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF16ToF32, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF16ToF64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF32ToF16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF32ToF64, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF64ToF16, [Andes45FMISC]>; | ||
def : WriteRes<WriteFCvtF64ToF32, [Andes45FMISC]>; | ||
} | ||
|
||
// Bitmanip | ||
// Zba extension | ||
def : WriteRes<WriteSHXADD, [Andes45ALU]>; | ||
def : WriteRes<WriteSHXADD32, [Andes45ALU]>; | ||
|
||
// Zbb extension | ||
def : WriteRes<WriteRotateImm, [Andes45ALU]>; | ||
def : WriteRes<WriteRotateImm32, [Andes45ALU]>; | ||
def : WriteRes<WriteRotateReg, [Andes45ALU]>; | ||
def : WriteRes<WriteRotateReg32, [Andes45ALU]>; | ||
def : WriteRes<WriteREV8, [Andes45ALU]>; | ||
def : WriteRes<WriteORCB, [Andes45ALU]>; | ||
def : WriteRes<WriteIMinMax, [Andes45ALU]>; | ||
|
||
let Latency = 3 in { | ||
def : WriteRes<WriteCLZ, [Andes45ALU]>; | ||
def : WriteRes<WriteCLZ32, [Andes45ALU]>; | ||
def : WriteRes<WriteCTZ, [Andes45ALU]>; | ||
def : WriteRes<WriteCTZ32, [Andes45ALU]>; | ||
def : WriteRes<WriteCPOP, [Andes45ALU]>; | ||
def : WriteRes<WriteCPOP32, [Andes45ALU]>; | ||
} | ||
|
||
// Zbc extension | ||
let Latency = 3 in | ||
def : WriteRes<WriteCLMUL, [Andes45ALU]>; | ||
|
||
// Zbs extension | ||
def : WriteRes<WriteSingleBit, [Andes45ALU]>; | ||
def : WriteRes<WriteSingleBitImm, [Andes45ALU]>; | ||
def : WriteRes<WriteBEXT, [Andes45ALU]>; | ||
def : WriteRes<WriteBEXTI, [Andes45ALU]>; | ||
|
||
// Others | ||
def : WriteRes<WriteCSR, [Andes45CSR]>; | ||
def : WriteRes<WriteNop, []>; | ||
|
||
//===----------------------------------------------------------------------===// | ||
|
||
// Bypass and advance | ||
def : ReadAdvance<ReadIALU, 0>; | ||
def : ReadAdvance<ReadIALU32, 0>; | ||
def : ReadAdvance<ReadShiftImm, 0>; | ||
def : ReadAdvance<ReadShiftImm32, 0>; | ||
def : ReadAdvance<ReadShiftReg, 0>; | ||
def : ReadAdvance<ReadShiftReg32, 0>; | ||
def : ReadAdvance<ReadJalr, 0>; | ||
def : ReadAdvance<ReadJmp, 0>; | ||
def : ReadAdvance<ReadIMul, 0>; | ||
def : ReadAdvance<ReadIMul32, 0>; | ||
def : ReadAdvance<ReadIDiv, 0>; | ||
def : ReadAdvance<ReadIDiv32, 0>; | ||
def : ReadAdvance<ReadIRem, 0>; | ||
def : ReadAdvance<ReadIRem32, 0>; | ||
def : ReadAdvance<ReadStoreData, 0>; | ||
def : ReadAdvance<ReadMemBase, 0>; | ||
def : ReadAdvance<ReadAtomicWA, 0>; | ||
def : ReadAdvance<ReadAtomicWD, 0>; | ||
def : ReadAdvance<ReadAtomicDA, 0>; | ||
def : ReadAdvance<ReadAtomicDD, 0>; | ||
def : ReadAdvance<ReadAtomicLDW, 0>; | ||
def : ReadAdvance<ReadAtomicLDD, 0>; | ||
def : ReadAdvance<ReadAtomicSTW, 0>; | ||
def : ReadAdvance<ReadAtomicSTD, 0>; | ||
def : ReadAdvance<ReadFStoreData, 0>; | ||
def : ReadAdvance<ReadFMemBase, 0>; | ||
def : ReadAdvance<ReadFAdd16, 0>; | ||
def : ReadAdvance<ReadFAdd32, 0>; | ||
def : ReadAdvance<ReadFAdd64, 0>; | ||
def : ReadAdvance<ReadFMul16, 0>; | ||
def : ReadAdvance<ReadFMul32, 0>; | ||
def : ReadAdvance<ReadFMul64, 0>; | ||
def : ReadAdvance<ReadFMA16, 0>; | ||
def : ReadAdvance<ReadFMA32, 0>; | ||
def : ReadAdvance<ReadFMA64, 0>; | ||
def : ReadAdvance<ReadFMA16Addend, 0>; | ||
def : ReadAdvance<ReadFMA32Addend, 0>; | ||
def : ReadAdvance<ReadFMA64Addend, 0>; | ||
def : ReadAdvance<ReadFDiv16, 0>; | ||
def : ReadAdvance<ReadFDiv32, 0>; | ||
def : ReadAdvance<ReadFDiv64, 0>; | ||
def : ReadAdvance<ReadFSqrt16, 0>; | ||
def : ReadAdvance<ReadFSqrt32, 0>; | ||
def : ReadAdvance<ReadFSqrt64, 0>; | ||
def : ReadAdvance<ReadFSGNJ16, 0>; | ||
def : ReadAdvance<ReadFSGNJ32, 0>; | ||
def : ReadAdvance<ReadFSGNJ64, 0>; | ||
def : ReadAdvance<ReadFMovF16ToI16, 0>; | ||
def : ReadAdvance<ReadFMovI16ToF16, 0>; | ||
def : ReadAdvance<ReadFMovF32ToI32, 0>; | ||
def : ReadAdvance<ReadFMovI32ToF32, 0>; | ||
def : ReadAdvance<ReadFMovF64ToI64, 0>; | ||
def : ReadAdvance<ReadFMovI64ToF64, 0>; | ||
def : ReadAdvance<ReadFMinMax16, 0>; | ||
def : ReadAdvance<ReadFMinMax32, 0>; | ||
def : ReadAdvance<ReadFMinMax64, 0>; | ||
def : ReadAdvance<ReadFClass16, 0>; | ||
def : ReadAdvance<ReadFClass32, 0>; | ||
def : ReadAdvance<ReadFClass64, 0>; | ||
def : ReadAdvance<ReadFCmp16, 0>; | ||
def : ReadAdvance<ReadFCmp32, 0>; | ||
def : ReadAdvance<ReadFCmp64, 0>; | ||
def : ReadAdvance<ReadFCvtF16ToI32, 0>; | ||
def : ReadAdvance<ReadFCvtF16ToI64, 0>; | ||
def : ReadAdvance<ReadFCvtF32ToI32, 0>; | ||
def : ReadAdvance<ReadFCvtF32ToI64, 0>; | ||
def : ReadAdvance<ReadFCvtF64ToI32, 0>; | ||
def : ReadAdvance<ReadFCvtF64ToI64, 0>; | ||
def : ReadAdvance<ReadFCvtI32ToF16, 0>; | ||
def : ReadAdvance<ReadFCvtI32ToF32, 0>; | ||
def : ReadAdvance<ReadFCvtI32ToF64, 0>; | ||
def : ReadAdvance<ReadFCvtI64ToF16, 0>; | ||
def : ReadAdvance<ReadFCvtI64ToF32, 0>; | ||
def : ReadAdvance<ReadFCvtI64ToF64, 0>; | ||
def : ReadAdvance<ReadFCvtF16ToF32, 0>; | ||
def : ReadAdvance<ReadFCvtF16ToF64, 0>; | ||
def : ReadAdvance<ReadFCvtF32ToF16, 0>; | ||
def : ReadAdvance<ReadFCvtF32ToF64, 0>; | ||
def : ReadAdvance<ReadFCvtF64ToF16, 0>; | ||
def : ReadAdvance<ReadFCvtF64ToF32, 0>; | ||
def : ReadAdvance<ReadSHXADD, 0>; | ||
def : ReadAdvance<ReadSHXADD32, 0>; | ||
def : ReadAdvance<ReadRotateImm, 1>; | ||
def : ReadAdvance<ReadRotateImm32, 1>; | ||
def : ReadAdvance<ReadRotateReg, 1>; | ||
def : ReadAdvance<ReadRotateReg32, 1>; | ||
def : ReadAdvance<ReadCLZ, 0>; | ||
def : ReadAdvance<ReadCLZ32, 0>; | ||
def : ReadAdvance<ReadCTZ, 0>; | ||
def : ReadAdvance<ReadCTZ32, 0>; | ||
def : ReadAdvance<ReadCPOP, 0>; | ||
def : ReadAdvance<ReadCPOP32, 0>; | ||
def : ReadAdvance<ReadREV8, 0>; | ||
def : ReadAdvance<ReadORCB, 0>; | ||
def : ReadAdvance<ReadIMinMax, 0>; | ||
def : ReadAdvance<ReadCLMUL, 0>; | ||
def : ReadAdvance<ReadSingleBit, 0>; | ||
def : ReadAdvance<ReadSingleBitImm, 0>; | ||
def : ReadAdvance<ReadCSR, 0>; | ||
|
||
//===----------------------------------------------------------------------===// | ||
// Unsupported extensions | ||
defm : UnsupportedSchedQ; | ||
defm : UnsupportedSchedSFB; | ||
defm : UnsupportedSchedV; | ||
defm : UnsupportedSchedXsfvcp; | ||
defm : UnsupportedSchedZabha; | ||
defm : UnsupportedSchedZbkb; | ||
defm : UnsupportedSchedZbkx; | ||
defm : UnsupportedSchedZfa; | ||
defm : UnsupportedSchedZvk; | ||
} |
Oops, something went wrong.
Oops, something went wrong.
Add this suggestion to a batch that can be applied as a single commit.
This suggestion is invalid because no changes were made to the code.
Suggestions cannot be applied while the pull request is closed.
Suggestions cannot be applied while viewing a subset of changes.
Only one suggestion per line can be applied in a batch.
Add this suggestion to a batch that can be applied as a single commit.
Applying suggestions on deleted lines is not supported.
You must change the existing code in this line in order to create a valid suggestion.
Outdated suggestions cannot be applied.
This suggestion has been applied or marked resolved.
Suggestions cannot be applied from pending reviews.
Suggestions cannot be applied on multi-line comments.
Suggestions cannot be applied while the pull request is queued to merge.
Suggestion cannot be applied right now. Please check back later.
Uh oh!
There was an error while loading. Please reload this page.