Skip to content

[CodeGen][LoongArch] Set SINT_TO_FP/UINT_TO_FP to legal for vector types #78924

New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Merged
merged 1 commit into from
Jan 23, 2024
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
4 changes: 4 additions & 0 deletions llvm/lib/Target/LoongArch/LoongArchISelLowering.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -265,6 +265,8 @@ LoongArchTargetLowering::LoongArchTargetLowering(const TargetMachine &TM,
{ISD::SETNE, ISD::SETGE, ISD::SETGT, ISD::SETUGE, ISD::SETUGT}, VT,
Expand);
}
setOperationAction({ISD::SINT_TO_FP, ISD::UINT_TO_FP},
{MVT::v4i32, MVT::v2i64}, Legal);
for (MVT VT : {MVT::v4f32, MVT::v2f64}) {
setOperationAction({ISD::FADD, ISD::FSUB}, VT, Legal);
setOperationAction({ISD::FMUL, ISD::FDIV}, VT, Legal);
Expand Down Expand Up @@ -307,6 +309,8 @@ LoongArchTargetLowering::LoongArchTargetLowering(const TargetMachine &TM,
{ISD::SETNE, ISD::SETGE, ISD::SETGT, ISD::SETUGE, ISD::SETUGT}, VT,
Expand);
}
setOperationAction({ISD::SINT_TO_FP, ISD::UINT_TO_FP},
{MVT::v8i32, MVT::v4i32, MVT::v4i64}, Legal);
for (MVT VT : {MVT::v8f32, MVT::v4f64}) {
setOperationAction({ISD::FADD, ISD::FSUB}, VT, Legal);
setOperationAction({ISD::FMUL, ISD::FDIV}, VT, Legal);
Expand Down
22 changes: 22 additions & 0 deletions llvm/lib/Target/LoongArch/LoongArchLASXInstrInfo.td
Original file line number Diff line number Diff line change
Expand Up @@ -1615,6 +1615,28 @@ foreach vt = [v32i8, v16i16, v8i32, v4i64, v8f32, v4f64] in
def : Pat<(fneg (v8f32 LASX256:$xj)), (XVBITREVI_W LASX256:$xj, 31)>;
def : Pat<(fneg (v4f64 LASX256:$xj)), (XVBITREVI_D LASX256:$xj, 63)>;

// XVFFINT_{S_W/D_L}
def : Pat<(v8f32 (sint_to_fp v8i32:$vj)), (XVFFINT_S_W v8i32:$vj)>;
def : Pat<(v4f64 (sint_to_fp v4i64:$vj)), (XVFFINT_D_L v4i64:$vj)>;
def : Pat<(v4f64 (sint_to_fp v4i32:$vj)),
(XVFFINT_D_L (VEXT2XV_D_W (SUBREG_TO_REG (i64 0), v4i32:$vj,
sub_128)))>;
def : Pat<(v4f32 (sint_to_fp v4i64:$vj)),
(EXTRACT_SUBREG (XVFCVT_S_D (XVPERMI_D (XVFFINT_D_L v4i64:$vj), 238),
(XVFFINT_D_L v4i64:$vj)),
sub_128)>;

// XVFFINT_{S_WU/D_LU}
def : Pat<(v8f32 (uint_to_fp v8i32:$vj)), (XVFFINT_S_WU v8i32:$vj)>;
def : Pat<(v4f64 (uint_to_fp v4i64:$vj)), (XVFFINT_D_LU v4i64:$vj)>;
def : Pat<(v4f64 (uint_to_fp v4i32:$vj)),
(XVFFINT_D_LU (VEXT2XV_DU_WU (SUBREG_TO_REG (i64 0), v4i32:$vj,
sub_128)))>;
def : Pat<(v4f32 (uint_to_fp v4i64:$vj)),
(EXTRACT_SUBREG (XVFCVT_S_D (XVPERMI_D (XVFFINT_D_LU v4i64:$vj), 238),
(XVFFINT_D_LU v4i64:$vj)),
sub_128)>;

} // Predicates = [HasExtLASX]

/// Intrinsic pattern
Expand Down
8 changes: 8 additions & 0 deletions llvm/lib/Target/LoongArch/LoongArchLSXInstrInfo.td
Original file line number Diff line number Diff line change
Expand Up @@ -1746,6 +1746,14 @@ foreach vt = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
def : Pat<(fneg (v4f32 LSX128:$vj)), (VBITREVI_W LSX128:$vj, 31)>;
def : Pat<(fneg (v2f64 LSX128:$vj)), (VBITREVI_D LSX128:$vj, 63)>;

// VFFINT_{S_W/D_L}
def : Pat<(v4f32 (sint_to_fp v4i32:$vj)), (VFFINT_S_W v4i32:$vj)>;
def : Pat<(v2f64 (sint_to_fp v2i64:$vj)), (VFFINT_D_L v2i64:$vj)>;

// VFFINT_{S_WU/D_LU}
def : Pat<(v4f32 (uint_to_fp v4i32:$vj)), (VFFINT_S_WU v4i32:$vj)>;
def : Pat<(v2f64 (uint_to_fp v2i64:$vj)), (VFFINT_D_LU v2i64:$vj)>;

} // Predicates = [HasExtLSX]

/// Intrinsic pattern
Expand Down
57 changes: 57 additions & 0 deletions llvm/test/CodeGen/LoongArch/lasx/ir-instruction/sitofp.ll
Original file line number Diff line number Diff line change
@@ -0,0 +1,57 @@
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s

define void @sitofp_v8i32_v8f32(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v8i32_v8f32:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.s.w $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <8 x i32>, ptr %in
%v1 = sitofp <8 x i32> %v0 to <8 x float>
store <8 x float> %v1, ptr %res
ret void
}

define void @sitofp_v4f64_v4f64(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v4f64_v4f64:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.d.l $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i64>, ptr %in
%v1 = sitofp <4 x i64> %v0 to <4 x double>
store <4 x double> %v1, ptr %res
ret void
}

define void @sitofp_v4i64_v4f32(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v4i64_v4f32:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.d.l $xr0, $xr0
; CHECK-NEXT: xvpermi.d $xr1, $xr0, 238
; CHECK-NEXT: xvfcvt.s.d $xr0, $xr1, $xr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i64>, ptr %in
%v1 = sitofp <4 x i64> %v0 to <4 x float>
store <4 x float> %v1, ptr %res
ret void
}

define void @sitofp_v4i32_v4f64(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v4i32_v4f64:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vext2xv.d.w $xr0, $xr0
; CHECK-NEXT: xvffint.d.l $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i32>, ptr %in
%v1 = sitofp <4 x i32> %v0 to <4 x double>
store <4 x double> %v1, ptr %res
ret void
}
57 changes: 57 additions & 0 deletions llvm/test/CodeGen/LoongArch/lasx/ir-instruction/uitofp.ll
Original file line number Diff line number Diff line change
@@ -0,0 +1,57 @@
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s

define void @uitofp_v8i32_v8f32(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v8i32_v8f32:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.s.wu $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <8 x i32>, ptr %in
%v1 = uitofp <8 x i32> %v0 to <8 x float>
store <8 x float> %v1, ptr %res
ret void
}

define void @uitofp_v4f64_v4f64(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v4f64_v4f64:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.d.lu $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i64>, ptr %in
%v1 = uitofp <4 x i64> %v0 to <4 x double>
store <4 x double> %v1, ptr %res
ret void
}

define void @uitofp_v4i64_v4f32(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v4i64_v4f32:
; CHECK: # %bb.0:
; CHECK-NEXT: xvld $xr0, $a1, 0
; CHECK-NEXT: xvffint.d.lu $xr0, $xr0
; CHECK-NEXT: xvpermi.d $xr1, $xr0, 238
; CHECK-NEXT: xvfcvt.s.d $xr0, $xr1, $xr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i64>, ptr %in
%v1 = uitofp <4 x i64> %v0 to <4 x float>
store <4 x float> %v1, ptr %res
ret void
}

define void @uitofp_v4i32_v4f64(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v4i32_v4f64:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vext2xv.du.wu $xr0, $xr0
; CHECK-NEXT: xvffint.d.lu $xr0, $xr0
; CHECK-NEXT: xvst $xr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i32>, ptr %in
%v1 = uitofp <4 x i32> %v0 to <4 x double>
store <4 x double> %v1, ptr %res
ret void
}
28 changes: 28 additions & 0 deletions llvm/test/CodeGen/LoongArch/lsx/ir-instruction/sitofp.ll
Original file line number Diff line number Diff line change
@@ -0,0 +1,28 @@
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s

define void @sitofp_v4i32_v4f32(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v4i32_v4f32:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vffint.s.w $vr0, $vr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i32>, ptr %in
%v1 = sitofp <4 x i32> %v0 to <4 x float>
store <4 x float> %v1, ptr %res
ret void
}

define void @sitofp_v2i64_v2f64(ptr %res, ptr %in){
; CHECK-LABEL: sitofp_v2i64_v2f64:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vffint.d.l $vr0, $vr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <2 x i64>, ptr %in
%v1 = sitofp <2 x i64> %v0 to <2 x double>
store <2 x double> %v1, ptr %res
ret void
}
28 changes: 28 additions & 0 deletions llvm/test/CodeGen/LoongArch/lsx/ir-instruction/uitofp.ll
Original file line number Diff line number Diff line change
@@ -0,0 +1,28 @@
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s

define void @uitofp_v4i32_v4f32(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v4i32_v4f32:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vffint.s.wu $vr0, $vr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <4 x i32>, ptr %in
%v1 = uitofp <4 x i32> %v0 to <4 x float>
store <4 x float> %v1, ptr %res
ret void
}

define void @uitofp_v2i64_v2f64(ptr %res, ptr %in){
; CHECK-LABEL: uitofp_v2i64_v2f64:
; CHECK: # %bb.0:
; CHECK-NEXT: vld $vr0, $a1, 0
; CHECK-NEXT: vffint.d.lu $vr0, $vr0
; CHECK-NEXT: vst $vr0, $a0, 0
; CHECK-NEXT: ret
%v0 = load <2 x i64>, ptr %in
%v1 = uitofp <2 x i64> %v0 to <2 x double>
store <2 x double> %v1, ptr %res
ret void
}