SystemVerilog DPI "TCP/IP Shunt" (System Verilog/SystemC/Python TCP/IP socket library)
-
Updated
Apr 19, 2025 - C
SystemVerilog DPI "TCP/IP Shunt" (System Verilog/SystemC/Python TCP/IP socket library)
Verilog VPI module to dump FST (Fast Signal Trace) databases
This is a list of central processing units based on the ARM family of instruction sets designed by ARM Ltd. and third parties, sorted by version of the ARM instruction set, release and name. In 2005, ARM provided a summary of the numerous vendors who implement ARM cores in their design.
OoO 6-stage RISC-V core. Verify: riscv-arch-test. Difftest: Spike & NEMU (boot Linux).
Simple microprocessor in SystemVerilog.
FPGA implemented component for realize register file in FPGA resources with request and sends data to ADXL345 device
Hardware implementation of Lightweight Cryptography candidates in Bluespec SystemVerilog.
System for Cyclone IV FPGA dev board that consist of RISC-V CPU, custom OS, DMA, controllers and drivers for peripherals.
The speeding violations control system for the MetroTechno systems set.
SHA-1 implementation on Nios II soft-core processor with C and SystemVerilog.
The traffic speed control system for the MetroTechno systems set.
HF-RISC SoC
Minimal SoC design for alarm clock
Hardware Description Languages
Multiplayer tank game implemented on the DE1-SoC Cyclone V FPGA. Based on Battle City for the NES, runs with 2 controllers, uses VGA for video and the WM8731 CODEC for audio.
Add a description, image, and links to the systemverilog topic page so that developers can more easily learn about it.
To associate your repository with the systemverilog topic, visit your repo's landing page and select "manage topics."